Part Number Hot Search : 
TDA7495 PESD5V0 HIP66 TLN22707 A1601 R1060 1002A R3BMF
Product Description
Full Text Search
 

To Download A3P060-1CSG121I Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  october 2009 i ? 2009 actel corporation proasic3 flash family fpgas with optional soft arm ? support features and benefits high capacity ? 15 k to 1 m system gates ? up to 144 kbits of true dual-port sram ? up to 300 user i/os reprogrammable flash technology ? 130-nm, 7-layer metal (6 copper), flash-based cmos process ? live at power-up (lapu) level 0 support ? single-chip solution ? retains programmed design when powered off high performance ? 350 mhz system performance ? 3.3 v, 66 mhz 64-bit pci ? in-system programming (isp) and security ? secure isp using on-chip 128-bit advanced encryption standard (aes) decryption (except arm-enabled proasic ? 3 devices) via jtag (ieee 1532?compliant) ? ?flashlock ? to secure fpga contents low power ? core voltage for low power ? support for 1.5 v-only systems ? low-impedance flash switches high-performance routing hierarchy ? segmented, hierarchical routing and clock structure advanced i/o ? 700 mbps ddr, lvds-capable i/os (a3p250 and above) ? 1.5 v, 1.8 v, 2.5 v, and 3.3 v mixed-voltage operation ? wide range power supply voltage support per jesd8-b, allowing i/os to operate from 2.7 v to 3.6 v ? bank-selectable i/o voltages?up to 4 banks per chip ? single-ended i/o standards: lvttl, lvcmos 3.3 v / 2.5 v / 1.8 v / 1.5 v, 3.3 v pci / 3.3 v pci-x ? and lvcmos 2.5 v / 5.0 v input ? differential i/o standards: lvpecl, lvds, b-lvds, and m-lvds (a3p250 and above) ? i/o registers on input, output, and enable paths ? hot-swappable and cold sparing i/os ? ? programmable output slew rate ? and drive strength ? weak pull-up/-down ? ieee 1149.1 (jtag) boundary scan test ? pin-compatible packages across the proasic3 family clock conditioning circuit (ccc) and pll ? ? six ccc blocks, one with an integrated pll ? configurable phase-shift, multiply/divide, delay capabilities and external feedback ? wide input frequency range (1.5 mhz to 350 mhz) embedded memory ? ? 1 kbit of flashrom user nonvolatile memory ? srams and fifos with variab le-aspect-ratio 4,608-bit ram blocks (1, 2, 4, 9, and 18 organizations) ? ? true dual-port sram (except 18) arm processor support in proasic3 fpgas ? m1 proasic3 devices?arm ? cortex?-m1 soft processor available with or without debug ? ? a3p015 and a3p030 devices do not support this feature. ? supported only by a3p015 and a3p030 devices. table 1 ? proasic3 product family proasic3 devices a3p015 a3p030 a3p060 a3p125 a3p250 a3p400 a3p600 a3p1000 cortex-m1 devices 1 m1a3p250 m1a3p400 m1a3p600 m1a3p1000 system gates 15 k 30 k 60 k 125 k 250 k 400 k 600 k 1 m typical equivalent macrocells 128 256 512 1,024 2,048 ? ? ? versatiles (d-flip-flops) 384 768 1,536 3,072 6,144 9,216 13,824 24,576 ram kbits (1,024 bits) ? ? 18 36 36 54 108 144 4,608-bit blocks ??488122432 flashrom bits 1 k 1 k 1 k 1 k 1 k 1 k 1 k 1 k secure (aes) isp 2 ? ? yes yes yes yes yes yes integrated pll in cccs ??111 1 1 1 versanet globals 3 6 6 18 18 18 18 18 18 i/o banks 22 224 4 4 4 maximum user i/os 49 81 96 133 157 194 235 300 package pins qfn cs vqfp tqfp pqfp fbga qn68 qn48, qn68, qn132 vq100 qn132 cs121 vq100 tq144 fg144 qn132 vq100 tq144 pq208 fg144 qn132 5 vq100 pq208 fg144/256 5 pq208 fg144/256/ 484 pq208 fg144/256/ 484 pq208 fg144/256/ 484 notes: 1. refer to the cortex-m1 product brief for more information. 2. aes is not available for arm-enabled proasic3 devices. 3. six chip (main) and three quadrant global networks are available for a3p060 and above. 4. for higher densities and support of additional featur es, refer to the proasic3e flash family fpgas handbook. 5. the m1a3p250 device does not support this package. v1.3
ii v1.3 i/os per package 1 proasic3 devices a3p015 a3p030 a3p060 a3p125 a3p250 3 a3p400 3 a3p600 a3p1000 cortex-m1 devices m1a3p250 3,6 m1a3p400 3 m1a3p600 m1a3p1000 package i/o type single-ended i/o single-ended i/o single-ended i/o single-ended i/o single-ended i/o 2 differential i/o pairs single-ended i/o 2 differential i/o pairs single-ended i/o 2 differential i/o pairs single-ended i/o 2 differential i/o pairs qn48 34 qn68 49 49 ? ? ? ? ?? ??? qn132 ? 8180848719?? ??? cs121 ? ? 96 ? ? ? ?????? vq100 ? 77 71 71 68 13 ? ? ? ? ? tq144 ? ? 91 100 ? ? ?????? pq208 ? ? ? 133 151 34 151 34 154 35 154 35 fg144 ? ? 96 97 97 24 97 25 97 25 97 25 fg256 ? ? ? ? 157 38 178 38 177 43 177 44 fg484 ? ? ? ? ? ? 194 38 235 60 300 74 notes: 1. when considering migrating your design to a lower- or higher-density device, refer to the proasic3 flash family fpgas handbook to ensure complying with design and board migration requirements. 2. each used differential i/o pair reduces the nu mber of single-ended i/os available by two. 3. for a3p250 and a3p400 devices, the maximum number of lvpec l pairs in east and west banks cannot exceed 15. refer to the proasic3 flash family fpgas handbook for position assignments of the 15 lvpecl pairs. 4. fg256 and fg484 are footprint-compatible packages. 5. "g" indicates rohs-compl iant packages. refer to "proasic3 ordering in formation" on page iii for the location of the "g" in the part number. 6. the m1a3p250 device does not su pport fg256 or qn132 packages. table 2 ? proasic3 fpgas package sizes dimensions package qn48 cs121 qn68 qn132 vq100 tq144 pq208 fg144 fg256 fg484 length width (mm\mm) 6 6 6 6 8 8 8 8 14 14 20 20 28 28 13 13 17 17 23 23 nominal area (mm 2 ) 36 36 64 64 196 400 784 169 289 529 pitch (mm) 0.4 0.5 0.4 0.5 0.5 0.5 0.5 1.0 1.0 1.0 height (mm) 0.90 0.99 0.90 0.75 1.00 1.40 3.40 1.45 1.60 2.23
proasic3 flash family fpgas v1.3 iii proasic3 ordering information . speed grade blank = standard 1 = 15% faster than standard 2 = 25% faster than standard a3p1000 fg _ part number proasic3 devices 1 package type vq = very thin quad flat pack (0.5 mm pitch) qn = quad flat pack no leads (0.4 mm and 0.5 mm pitches) tq = thin quad flat pack (0.5 mm pitch) 144 i package lead count g lead-free packaging application (temperature range) blank = commercial (0c to +70c ambient temperature) i = industrial ( ? 40c to +85c ambient temperature) blank = standard packaging g= rohs-compliant (green) packaging (some packages also halogen-free) pp = pre-production es = engineering sample (room temperature only) 30,000 system gates a3p030 = 15,000 system gates a3p015 = 60,000 system gates a3p060 = 125,000 system gates a3p125 = 250,000 system gates a3p250 = 400,000 system gates a3p400 = 600,000 system gates a3p600 = 1,000,000 system gates a3p1000 = proasic3 devices with cortex-m1 250,000 system gates m1a3p250 = 400,000 system gates m1a3p400 = 600,000 system gates m1a3p600 = 1,000,000 system gates m1a3p1000 = pq = plastic quad flat pack (0.5 mm pitch) fg = fine pitch ball grid array (1.0 mm pitch) cs = chip scale package (0.5 mm pitch)
iv v1.3 temperature grade offerings speed grade and temperature grade matrix references made to proasic3 devices also apply to arm-enabled proasic3 devices. the arm-enabled part numbers start with m1 (cortex-m1). contact your local actel represen tative for device availability: http://www.actel.com/contact/default.aspx . a3p015 and a3p030 the a3p015 and a3p030 are architecturally compatible; there are no ram or pll features. package a3p015 a3p030 a3p060 a3p125 a3p250 a3p400 a3p600 a3p1000 cortex-m1 devices m1a3p250 m1a3p400 m1a3p600 m1a3p1000 qn48 ?c, i????? ? qn68 c, i c, i ? ? ? ? ? ? qn132 ? c, i c, i c, i c, i ? ? ? cs121 ??c, i???? ? vq100 ? c, i c, i c, i c, i ? ? ? tq144 ? ? c, i c, i ? ? ? ? pq208 ? ? ? c, i c, i c, i c, i c, i fg144 ? ? c, i c, i c, i c, i c, i c, i fg256 ? ? ? ? c, i c, i c, i c, i fg484 ? ? ? ? ? c, i c, i c, i notes: 1. c = commercial temperature range: 0c to 70c ambient temperature 2. i = industrial temperature range: ?40c to 85c ambient temperature temperature grade std. ?1 ?2 c 1 ??? i 2 ??? notes: 1. c = commercial temperature range: 0c to 70c ambient temperature 2. i = industrial temperature range: ?40c to 85c ambient temperature
v1.3 1-1 1 ? proasic3 device family overview general description proasic3, the third-generation family of acte l flash fpgas, offers performance, density, and features beyond those of the proasic plus ? family. nonvolatile flash technology gives proasic3 devices the advantage of being a secure, low-power, single-chip solution that is live at power-up (lapu). proasic3 is reprogrammable and offers time -to-market benefits at an asic-level unit cost. these features enable designers to create high-den sity systems using existi ng asic or fpga design flows and tools. proasic3 devices offer 1 kbit of on-chip, reprog rammable, nonvolatile flashrom storage as well as clock conditioning circuitry based on an integr ated phase-locked loop (pll). the a3p015 and a3p030 devices have no pll or ram support. proasi c3 devices have up to 1 million system gates, supported with up to 144 kbits of true dual-port sram and up to 300 user i/os. proasic3 devices support the arm cortex-m1 processor. the arm-enabled devices have actel ordering numbers that begin with m1a3p (cor tex-m1) and do not support aes decryption. flash advantages reduced cost of ownership advantages to the designer extend beyond lo w unit cost, performance, and ease of use. unlike sram-based fpgas, flash-based proa sic3 devices allow all functionality to be live at power-up; no external boot prom is required. on-board security mechanisms prev ent access to all the programming information an d enable secure remote updates of the fpga logic. designers can perform secure remote in-system reprogramming to supp ort future design iterations and field upgrades with confidence that valuable intellectual property (ip) cannot be compromised or copied. secure isp can be performed using the industry-standard aes algorithm. the proasic3 family device architecture mitigates the need for asic migration at higher user volumes. this makes the proasic3 family a cost-effective asic re placement solution, especi ally for applications in the consumer, networking/ communication s, computing, and avionics markets. security the nonvolatile, flash-based proasic3 devices do not require a boot prom, so there is no vulnerable external bitstream that can be easil y copied. proasic3 device s incorporate flashlock, which provides a unique combination of reprogra mmability and design se curity without external overhead, advantages that only an fpga wi th nonvolatile flash programming can offer. proasic3 devices utilize a 128-bit flash-based lo ck and a separate aes key to secure programmed intellectual property and configuration data. in addition, all flashrom da ta in proasic3 devices can be encrypted prior to loading, using the industry-leading aes-128 (fips192) bit block cipher encryption standard. the aes standard was adopted by the national institute of standards and technology (nist) in 2000 and replaces the 1977 de s standard. proasic3 devi ces have a built-in aes decryption engine and a flash-based aes key that make them the most comprehensive programmable logic device securi ty solution available today. pr oasic3 devices with aes-based security allow for secure, remote field updates ov er public networks such as the internet, and ensure that valuable ip remain s out of the hands of system over builders, system cloners, and ip thieves. the contents of a progra mmed proasic3 device cannot be read back, although secure design verification is possible. arm-enabled proasic3 devices do not support user -controlled aes security mechanisms. since the arm core must be protected at all times, aes en cryption is always on for the core logic, so bitstreams are always encrypted. there is no user access to encryption for the flashrom programming data.
proasic3 device family overview 1-2 v1.3 security, built into the fpga fabric, is an inherent component of the proasic3 family. the flash cells are located beneath seven metal layers, and many device design and layout techniques have been used to make invasive attacks extremely difficul t. the proasic3 family, with flashlock and aes security, is unique in being highly resistant to both in vasive and noninvasive attacks. your valuable ip is protected and secure, making remote isp possible. a proasic3 device provides the most impenetrable security for programmable logic designs. single chip flash-based fpgas store their configuration information in on-chip flash cells. once programmed, the configuration data is an inherent part of the fpga structure, and no external configuration data needs to be loaded at system power-up (u nlike sram-based fpgas). therefore, flash-based proasic3 fpgas do not require system conf iguration components such as eeproms or microcontrollers to load device configuration da ta. this reduces bill-of-materials costs and pcb area, and increases securi ty and system reliability. live at power-up the actel flash-based proasic3 de vices support level 0 of the lapu classification standard. this feature helps in system component initialization, executio n of critical tasks before the processor wakes up, setup and configuration of memory blocks, clock genera tion, and bus activity management. the lapu feature of flash-based proasic3 devices greatly simplifies total system design and reduces tota l system cost, often eliminating the need for cplds and clock generation plls that are used for these purposes in a syste m. in addition, glitches and brownouts in system power will not corrupt the proasic3 device's fl ash configuration, and unlike sram-based fpgas, the device will not have to be reloaded when system power is re stored. this enab les the reduction or complete removal of the configuration prom, expensive voltage monitor, brownout detection, and clock generator devices from the pcb design. flash-based proasic3 devices simplify total system design and reduce cost and design risk while increasing system reliability and improving system initialization time. firm errors firm errors occur most commonly when high-energ y neutrons, generated in the upper atmosphere, strike a configuration cell of an sram fpga. the energy of the coll ision can change the state of the configuration cell and thus change the logic, routing, or i/o behavior in an unpredictable way. these errors are impossible to prev ent in sram fpgas. the consequenc e of this type of error can be a complete system failure. firm e rrors do not exist in the configur ation memory of proasic3 flash- based fpgas. once it is progra mmed, the flash cell configurat ion element of proasic3 fpgas cannot be altered by high-energy neutrons and is therefore immune to th em. recoverable (or soft) errors occur in the user data sram of all fpga devi ces. these can easily be mitigated by using error detection and correction (edac) ci rcuitry built into the fpga fabric. low power flash-based proasic3 devices exhibit power characte ristics similar to an asic, making them an ideal choice for power-sensitive applicat ions. proasic3 devices have only a very limited power-on current surge and no high-current transition peri od, both of which occur on many fpgas. proasic3 devices also have low dynamic power consumption to further maximize power savings.
proasic3 device family overview v1.3 1-3 advanced flash technology the proasic3 family offers many benefits, including nonvolatility and reprogrammability through an advanced flash-based, 130-nm lvcmos proces s with seven layers of metal. standard cmos design techniques are used to implement logic and control functions. the combination of fine granularity, enhanced flexible routing resources, and abundant flash switches allows for very high logic utilization without compromi sing device routability or perf ormance. logic functions within the device are interconnected thro ugh a four-level routing hierarchy. advanced architecture the proprietary proasic3 architecture provides gr anularity comparable to standard-cell asics. the proasic3 device consists of five distinct and programmabl e architectural features ( figure 1-1 and figure 1-2 on page 1-4 ): ? fpga versatiles ? dedicated flashrom ? dedicated sram/fifo memory ? ? extensive cccs and plls ? ? advanced i/o structure ? the a3p015 and a3p030 do not support pll or sram. * not supported by a3p015 and a3p030 devices figure 1-1 ? proasic3 device architecture overview with two i/o banks (a3p015, a3p030, a3p060, and a3p125) ram block 4,608-bit dual-port sram or fifo block* versatile ccc i/os isp aes decryption* user nonvolatile flashrom charge pumps bank 0 bank 1 bank 1 bank 0 bank 0 bank 1
proasic3 device family overview 1-4 v1.3 the fpga core consists of a sea of versatiles. ea ch versatile can be configured as a three-input logic function, a d-flip-flop (with or without enable), or a latch by programming the appropriate flash switch interconnections. th e versatility of the proasic3 core tile as either a three-input lookup table (lut) equivalent or as a d-flip-flop /latch with enable allows for efficient use of the fpga fabric. the versatile capability is unique to the actel proasic family of third-generation architecture flash fpgas. versatiles are connected wi th any of the four levels of routing hierarchy. flash switches are distributed throughout the device to provide nonvolatile, reconfigurable interconnect programming . maximum core utilization is possible for virtually any design. in addition, extensive on-chip programming circ uitry allows for rapid, single-voltage (3.3 v) programming of proasic3 device s via an ieee 1532 jtag interface. versatiles the proasic3 core consists of versatiles, wh ich have been enhanced beyond the proasic plus ? core tiles. the proasic3 versat ile supports the following: ? all 3-input logic functions?lut-3 equivalent ? latch with clear or set ? d-flip-flop with clear or set ? enable d-flip-flop with clear or set figure 1-2 ? proasic3 device architecture overview with four i/o banks (a3p250, a3p600, and a3p1000) ram block 4,608-bit dual-port sram or fifo block (a3p600 and a3p1000) ram block 4,608-bit dual-port sram or fifo block versatile ccc i/os isp aes decryption user nonvolatile flashrom charge pumps bank 0 bank 3 bank 3 bank 1 bank 1 bank 2
proasic3 device family overview v1.3 1-5 refer to figure 1-3 for versatile configurations. user nonvolatile flashrom actel proasic3 devices have 1 kbit of on-chip, us er-accessible, nonvolatile flashrom. the flashrom can be used in diverse system applications: ? internet protocol addressing (wireless or fixed) ? system calibration settings ? device serialization and/or inventory control ? subscription-based business mode ls (for example, set-top boxes) ? secure key storage for secu re communicati ons algorithms ? asset management/tracking ? date stamping ? version management the flashrom is written using the standard proa sic3 ieee 1532 jtag programming interface. the core can be individually programmed (erased and written), and on-chip aes decryption can be used selectively to securely load data over public networks (except in the a3p015 and a3p030 devices), as in security keys stored in the flashrom for a user design. the flashrom can be programmed via the jtag pr ogramming interf ace, and its contents can be read back either throug h the jtag programming interface or vi a direct fpga core addressing. note that the flashrom can only be programmed fro m the jtag interface and cannot be programmed from the internal logic array. the flashrom is programmed as 8 banks of 128 bi ts; however, reading is performed on a byte-by- byte basis using a synchronous interface. a 7-bit address from the fpga core defines which of the 8 banks and which of the 16 bytes within that ba nk are being read. the th ree most sign ificant bits (msbs) of the flashrom address determine the bank , and the four least sign ificant bits (lsbs) of the flashrom address define the byte. the actel proasic3 developmen t software solutions, libero ? integrated design environment (ide) and designer, have extensive su pport for the flashrom. one such feature is auto-generation of sequential programming fi les for applications requiring a un ique serial number in each part. another feature allows the inclusion of static data for system version control. data for the flashrom can be generated quickl y and easily using actel libero ide and designer software tools. comprehensive programming file su pport is also included to allo w for easy programming of large numbers of parts with di ffering flashrom contents. sram and fifo proasic3 devices (except the a3p015 and a3p030 devices) have embedded sram blocks along their north and south sides. each variab le-aspect-ratio sram block is 4, 608 bits in size. available memory configurations are 25618, 512 9, 1k4, 2k2, and 4k1 bits . the individual blocks have independent read and write ports that can be configured with different bit widths on each port. for example, data can be sent through a 4-bit po rt and read as a single bitstream. the embedded sram blocks can be initialized via the device jtag port (rom emulation mode) using the ujtag macro (except in a3p015 and a3p030 devices). figure 1-3 ? versatile configurations x1 y x2 x3 lut-3 data y clk enable clr d-ff data y clk clr d-ff lut-3 equivalent d-flip-flop with clear or set enable d-flip-flop with clear or set
proasic3 device family overview 1-6 v1.3 in addition, every sram block has an embedded fifo control unit. the control unit allows the sram block to be configured as a synchronous fi fo without using additional core versatiles. the fifo width and depth are programmable. the fifo also features programmable almost empty (aempty) and almost full (afull) flags in additi on to the normal empt y and full flags. the embedded fifo control unit cont ains the counters necessary for ge neration of the read and write address pointers. the embedded sram /fifo blocks can be cascaded to create larger configurations. pll and ccc proasic3 devices provide designer s with very flexible clock cond itioning capabili ties. each member of the proasic3 family contains six cccs. one ccc (center west side) has a pll. the a3p015 and a3p030 devices do not have a pll. the six ccc blocks are located at the four corn ers and the centers of the east and west sides. all six ccc blocks are usable; the four corner cccs and the east ccc allow simple clock delay operations as well as clock spine access. the inputs of the six ccc blocks are accessible from the fpga core or fro m one of several inputs located near the ccc that have dedicated connections to the ccc block. the ccc block has these key features: ? wide input frequency range (f in_ccc ) = 1.5 mhz to 350 mhz ? output frequency range (f out_ccc ) = 0.75 mhz to 350 mhz ? clock delay adjustment via programmable and fixed delays from ?7.56 ns to +11.12 ns ? 2 programmable delay types for clock skew minimization ? clock frequency synthesis (for pll only) additional ccc specifications: ? internal phase shift = 0, 90, 180, and 270 . output phase shift depends on the output divider configuration (for pll only). ? output duty cycle = 50% 1.5% or better (for pll only) ? low output jitter: worst case < 2.5% cloc k period peak-to-peak peri od jitter when single global network used (for pll only) ? maximum acquisition time = 300 s (for pll only) ? low power consumption of 5 mw ? exceptional tolerance to input pe riod jitter? allo wable input jitter is up to 1.5 ns (for pll only) ? four precise phases; maximum misalignment betw een adjacent phases of 40 ps (350 mhz / f out_ccc ) (for pll only) global clocking proasic3 devices have exte nsive support for multiple clocking domains. in addition to the ccc and pll support described above, there is a comp rehensive global cloc k distribution network. each versatile input and output port has access to nine versanets: six chip (main) and three quadrant global networks. the ve rsanets can be driven by the ccc or directly accessed from the core via multiplexers (muxes). the versanets can be used to distribute low-s kew clock signals or for rapid distribution of high fanout nets.
proasic3 device family overview v1.3 1-7 i/os with advanced i/o standards the proasic3 family of fpgas features a flexible i/o structure, supporti ng a range of voltages (1.5 v, 1.8 v, 2.5 v, and 3.3 v). proasic3 fpgas su pport many different i/o standards?single-ended and differential. the i/os are organized into banks, with two or four banks per device. the configuration of these banks determines the i/o standards supported ( table 1-1 ). each i/o module contains several input, output , and enable registers. these registers allow the implementation of the following: ? single-data-rate applications ? double-data-rate applications?ddr lvds, b- lvds, and m-lvds i/os for point-to-point communications proasic3 banks for the a3p250 device and abov e support lvpecl, lvds, b-lvds and m-lvds. b-lvds and m-lvds can support up to 20 loads. hot-swap (also called hot-plug, or hot-insertion) is the operation of hot-in sertion or hot-removal of a card in a powered-up system. cold-sparing (also called cold-s wap) refers to the ability of a device to leave system data undisturbed when the system is powered up, wh ile the component itself is powered down, or when power supplies are floating. wide range i/o support actel proasic3 devices support jedec-defined wide range i/o operation. proasic3 supports the jesd8-b specification, covering both 3 v and 3.3 v supplies, for an effective operating range of 2.7 v to 3.6 v. wider i/o range means designers can eliminate po wer supplies or power co nditioning components from the board or move to less costly components with greater tolerances. wide range eases i/o bank management and provides enhanced protecti on from system voltage spikes, while providing the flexibility to easily ru n custom voltage applications. table 1-1 ? i/o standards supported i/o bank type device and bank location i/o standards supported lvttl/ lvcmos pci/pci-x lvpecl, lvds, b-lvds, m-lvds advanced east and west banks of a3p250 and larger devices ?? ? standard plus north and south banks of a3p250 and larger devices all banks of a3p060 and a3p125 ?? not supported standard all banks of a3p015 and a3p030 ? not supported not supported
proasic3 device family overview 1-8 v1.3 part number and revision date part number 51700097-001-4 revised october 2009 list of changes the following table lists critical changes that we re made in the current version of the document. previous version changes in current version (v1.3) page v1.2 (august 2009) the cs121 package was added to table 1 proasic3 product family , the "i/os per package 1" table, table 2 proasic3 fpgas pa ckage sizes dimensions , "proasic3 ordering information" , and the "temperature grade offerings" table. i ? iv "proasic3 ordering information" was revised to include the face that some rohs compliant packages are halogen-free. iii v1.1 (february 2009) all references to m7 devices (coremp7) and speed grade ?f were removed from this document. n/a table 1-1 i/o standards supported is new. 1-7 the "i/os with advanced i/o standards" section was revised to add definitions of hot-swap an d cold-sparing. 1-7 v1.0 (february 2008) the "advanced i/o" section was revised to add a bullet regarding wide range power supply voltage support. i the table 1 proasic3 product family was updated to include a value for typical equivalent ma crocells for a3p250. i the qn48 package was added to the following tables: "proasic3 prod uct family" "i/os per package 1" "proasic3 fpgas package sizes dimensions" "temperature grade offerings" the number of singled-ended i/os for qn68 was added to the "i/os per package 1" table. n/a the "wide range i/o support" section is new. 1-7 51700097-001-1 this document was divided into two sections and given a version number, starting at v1.0. the first section of th e document includes features, benefits, ordering information, and temperature and speed grade offerings. the second section is a device family overview. n/a 51700097-001-0 (january 2008) this document was updated to include a3p015 device information. qn68 is a new package that was added because it is offered in the a3p015. the following sections were updated: "features and benefits" "proasic3 ordering information" "temperature grade offerings" "proasic3 prod uct family" "a3p015 and a3p030" note "introduction and overview" n/a the "proasic3 fpgas package sizes dimensions" table is new. ii
proasic3 device family overview v1.3 1-9 51700097-001-0 (continued) in the "proasic3 ordering information" , the qn package measurements were updated to include bo th 0.4 mm and 0.5 mm. iii in the "general description" section , the number of i/os was updated from 288 to 300. 1-1 v2.2 (july 2007) this document was previously in datasheet v2.2. as a result of moving to the handbook format, actel ha s restarted the version numbers. the new version number is 51700097-001-0. n/a v2.1 (may 2007) the m7 and m1 device part numbers have been updated in table 1 ? proasic3 product family, "i/os per package", "automotive proasic3 ordering information", "temperature grade offerings", and "speed grade and temperature grade matrix". i, ii, iii, iii, iv the words "ambient temperature" were added to the temperature range in the "automotive proasic3 ordering information", "temperature grade offerings", and "speed grade and te mperature grade matrix" sections. iii, iv v2.0 (april 2007) in the "clock conditioning circuit (ccc) and pll" section, the wide input frequency range (1.5 mhz to 200 mhz) was changed to (1.5 mhz to 350 mhz). i the "clock conditioning circuit (ccc) and pll" section was updated. i in the "i/os per package" section, th e a3p030, a3p060, a3p125, acp250, and a3p600 device i/os were updated. ii advance v0.7 (january 2007) in the "packaging tables", ambient was deleted. ii ambient was deleted from the "speed grade and temperature grade matrix". iv advance v0.6 (april 2006) in the "i/os per package" table, th e i/o numbers were added for a3p060, a3p125, and a3p250. the a3p030-vq100 i/o was changed from 79 to 77. ii advance v0.5 (january 2006) b-lvds and m-ldvs are new i/o standards added to the datasheet. n/a the term flow-through was ch anged to pass-through. n/a table 1 was updated to include the qn132. ii the "i/os per package" table was upda ted with the qn132. the footnotes were also updated. the a3p400-fg144 i/o count was updated. ii "automotive proasic3 ordering informa tion" was updated with the qn132. iii "temperature grade offerings" was updated with the qn132. iii advance v0.4 (november 2005) the "i/os per package" table was up dated for the foll owing devices and packages: device package a3p250/m7acp250 vq100 a3p250/m7acp250 fg144 a3p1000 fg256 ii advance v0.3 m7 device information is new. n/a the i/o counts in the "i/os per package" table were updated. ii advance v0.2 the "i/os per package" table was updated. ii previous version changes in current version (v1.3) page
proasic3 device family overview 1-10 v1.3 datasheet categories categories in order to provide the latest information to desi gners, some datasheets are published before data has been fully characterized. datasheets are designated as "product brief," "advance," "preliminary," and "production." the definiti ons of these categories are as follows: product brief the product brief is a summarized version of a datasheet (advance or production) and contains general product information. this document give s an overview of specific device and family information. advance this version contains initial estimated information based on simulation, ot her products, devices, or speed grades. this information can be used as estimates, but not for production. this label only applies to the dc and switching characteristics chapte r of the datasheet and will only be used when the data has not been fully characterized. preliminary the datasheet contains information based on si mulation and/or initia l characterization. the information is believed to be co rrect, but changes are possible. unmarked (production) this version contains information that is considered to be final. export administration regulations (ear) the products described in this do cument are subject to the expo rt administration regulations (ear). they could require an ap proved export license prior to export from the united states. an export includes release of product or disclosure of technology to a foreign national inside or outside the united states. actel safety critical, life support, and high-reliability applications policy the actel products described in this advance status document may not have completed actel?s qualification process. actel may amend or enhance products during the product introduction and qualification process, resulting in changes in device functional ity or performance. it is the responsibility of each customer to ensure the fitn ess of any actel product (but especially a new product) for a particular purpose, including appr opriateness for safety-cri tical, life-s upport, and other high-reliability applicatio ns. consult actel?s terms and cond itions for specific liability exclusions relating to life-support applications. a reliabilit y report covering all of actel?s products is available on the actel website at http://www.actel.com/documents/ort_report.pdf . actel also offers a variety of enhanced qualification and lot acceptance screening procedures. contact your local actel sales office for addi tional reliability information.
v1.4 2-1 2 ? proasic3 dc and switching characteristics general specifications operating conditions stresses beyond those listed in table 2-1 may cause permanent damage to the device. exposure to absolute maximum rati ng conditions for extended period s may affect device reliability. absolute maximum ratings are stress ratings only; fu nctional operation of the device at these or any other conditions beyond those listed unde r the recommended operat ing conditions specified in table 2-2 on page 2-2 is not implied. table 2-1 ? absolute maxi mum ratings symbol parameter limits units v cc dc core supply vo ltage ?0.3 to 1.65 v v jtag jtag dc voltage ?0.3 to 3.75 v v pump programming voltage ?0.3 to 3.75 v v ccpll analog power supply (pll) ?0.3 to 1.65 v v cci dc i/o output buffer supply voltage ?0.3 to 3.75 v vmv dc i/o input buffer supply voltage ?0.3 to 3.75 v vi i/o input voltage ?0.3 v to 3.6 v (when i/o hot insertion mode is enabled) ?0.3 v to (v cci + 1 v) or 3.6 v, whichever voltage is lower (when i/o hot-insertion mode is disabled) v t stg 2 storage temperature ?65 to +150 c t j 2 junction temperature +125 c notes: 1. the device should be operated with in the limits specified by the datash eet. during transi tions, the input signal may undershoot or overshoot according to the limits shown in table 2-4 on page 2-3 . 2. for flash programming and rete ntion maximum limits, refer to table 2-3 on page 2-2 , and for recommended operatin g limits, refer to table 2-2 on page 2-2 .
proasic3 dc and switching characteristics 2-2 v1.4 table 2-2 ? recommended operating conditions 1,2 symbol parameter commer cial industrial units t a ambient temperature 0 to +70 -40 to +85 c t j junction temperature 0 to 85 -40 to 100 v cc 3 1.5 v dc core supply voltage 1. 425 to 1.575 1.425 to 1.575 v v jtag jtag dc voltage 1.4 to 3.6 1.4 to 3.6 v v pump programming voltage programming mo de 3.0 to 3.6 3.0 to 3.6 v operation 4 0 to 3.6 0 to 3.6 v v ccpll analog power supply (pll) 1.4 to 1.6 1.4 to 1.6 v v cci and vmv 1.5 v dc supply voltage 1.425 to 1.575 1.425 to 1.575 v 1.8 v dc supply voltage 1. 7 to 1.9 1.7 to 1.9 v 2.5 v dc supply voltage 2. 3 to 2.7 2.3 to 2.7 v 3.3 v dc supply voltage 2.7 to 3.6 2.7 to 3.6 v 3.3 v wide range dc supply voltage 5 3.0 to 3.6 3.0 to 3.6 v lvds/b-lvds/m-lvds differential i/o 2.375 to 2.625 2.375 to 2.625 v lvpecl differential i/o 3. 0 to 3.6 3.0 to 3.6 v notes: 1. all parameters representing voltages are measured with respect to gnd unless otherwise specified. 2. to ensure targeted reliab ility standards are met across ambient an d junction operating temperatures, actel recommends that the user follow best design practices using actel?s ti ming and power simulation tools. 3. the ranges given here are for powe r supplies only. the recommended inpu t voltage ranges specific to each i/o standard are given in table 2-18 on page 2-18 . vmv and v cci should be at the same voltage within a given i/o bank. 4. v pump can be left floating during operation (not programming mode). 5. 3.3 v wide range is compliant to the jd ec8b specification and supports 3.0 v v cci operation. table 2-3 ? flash programming limits ? retention, storage and operating temperature 1 product grade programming cycles program retention (biased/unbiased) maximum storage temperature t stg (c) 2 maximum operating junction temperature t j (c) 2 commercial 500 20 years 110 100 industrial 500 20 years 110 100 notes: 1. this is a stress rating only; functional operation at any condition other than t hose indicated is not implied. 2. these limits apply for program/ data retention only. refer to table 2-1 on page 2-1 and table 2-2 for device operating conditions and absolute limits.
proasic3 dc and switching characteristics v1.4 2-3 i/o power-up and supply voltage thresholds for power-on reset (commercial and industrial) sophisticated power-up management circ uitry is designed into every proasic ? 3 device. these circuits ensure eas y transition from the powered-off state to the powered-up state of the device. the many different supplies can power up in any se quence with minimized current spikes or surges. in addition, the i/o will be in a known state through the power-up sequence. the basic principle is shown in figure 2-1 on page 2-4 . there are five regions to consider during power-up. proasic3 i/os are activated only if all of the following thre e conditions are met: 1. v cc and v cci are above the minimum specified trip points ( figure 2-1 on page 2-4 ). 2. v cci > v cc ? 0.75 v (typical) 3. chip is in the operating mode. v cci trip point: ramping up: 0.6 v < tr ip_point_up < 1.2 v ramping down: 0.5 v < trip_point_down < 1.1 v v cc trip point: ramping up: 0.6 v < tr ip_point_up < 1.1 v ramping down: 0.5 v < trip_point_down < 1 v v cc and v cci ramp-up trip points are about 100 mv hi gher than ramp-dow n trip points. this specifically built-in hysteresis pr events undesirable power-up oscillations and current surges. note the following: ? during programming, i/os become tri stated and weakly pulled up to v cci . ? jtag supply, pll power supplies, and charge pump v pump supply have no influence on i/o behavior. pll behavior at br ownout condition actel recommends using monotonic power supplies or voltage regula tors to ensure proper power- up behavior. power ramp-up should be monotonic at least until v cc and v ccpllx exceed brownout activation levels. the v cc activation level is specified as 1.1 v worst-case (see figure 2-1 on page 2-4 for more details). when pll power supply voltage and/or v cc levels drop below the v cc brownout levels (0.75 v 0.25 v), the pll output lock sign al goes low and/or the output clock is lost. refer to the table 2-4 ? overshoot and undershoot limits 1 v cci and vmv average v cci ?gnd overshoot or undershoot duration as a percentage of clock cycle 2 maximum overshoot/ undershoot 2 2.7 v or less 10% 1.4 v 5% 1.49 v 3 v 10% 1.1 v 5% 1.19 v 3.3 v 10% 0.79 v 5% 0.88 v 3.6 v 10% 0.45 v 5% 0.54 v notes: 1. based on reliability requirements at 85c. 2. the duration is allowed at one out of six clock cycles. if the ove rshoot/undershoot occurs at one out of two cycles, the maximum overshoot/undersho ot has to be reduced by 0.15 v. 3. this table does not provide pci overshoot/undershoot limits.
proasic3 dc and switching characteristics 2-4 v1.4 power-up/-down behavior of low-power flash devices chapter of the handbo ok for information on clock and lock recovery. internal power-up activation sequence 1. core 2. input buffers output buffers, after 200 ns dela y from input buffer activation figure 2-1 ? i/o state as a function of v cci and v cc voltage levels region 1: i/o buffers are off region 2: i/o buffers are on. i/os are functional (except differential inputs) but slower because v cci /v cc are below specification. for the same reason, input buffers do not meet v ih /v il levels, and output buffers do not meet v oh /v ol levels. min v cci datasheet specification voltage at a selected i/o standard; i.e., 1.425 v or 1.7 v or 2.3 v or 3.0 v v cc v cc = 1.425 v region 1: i/o buffers are off activation trip point: v a = 0.85 v 0.25 v deactivation trip point: v d = 0.75 v 0.25 v activation trip point: v a = 0.9 v 0.3 v deactivation trip point: v d = 0.8 v 0.3 v v cc = 1.575 v region 5: i/o buffers are on and power supplies are within specification. i/os meet the entire datasheet and timer specifications for speed, v ih /v il , v oh /v ol , etc. region 4: i/o buffers are on. i/os are functional (except differential but slower because v cci is below specification. for the same reason, input buffers do not meet v ih /v il levels, and output buffers do not meet v oh /v ol levels. region 4: i/o buffers are on. i/os are functional (except differential inputs) where vt can be from 0.58 v to 0.9 v (typically 0.75 v) v cci region 3: i/o buffers are on. i/os are functional; i/o dc specifications are met, but i/os are slower because the v cc is below specification. v cc = v cci + vt
proasic3 dc and switching characteristics v1.4 2-5 thermal characteristics introduction the temperature variable in the actel designer software refers to the junction temperature, not the ambient temperature. this is an important distinction be cause dynamic and static power consumption cause the chip junction to be higher than the ambient temperature. eq 2-1 can be used to calculate junction temperature. t j = junction temperature = t + t a eq 2-1 where: t a = ambient temperature t = temperature gradient between junction (silicon) and ambient t = ja * p ja = junction-to-ambient of the package. ja numbers are located in table 2-5 . p = power dissipation package thermal characteristics the device junction-to-case thermal resistivity is jc and the junction-to-ambient air thermal resistivity is ja . the thermal characteristics for ja are shown for two air flow rates. the absolute maximum junction temperature is 100c. eq 2-2 shows a sample calculation of the absolute maximum power dissipation allo wed for a 484-pin fbga package at commercial temperature and in still air. eq 2-2 maximum power allowed max. junction temp. ( c) max. ambient temp. ( c) ? ja ( c/w) ------------------------------------------------------------------------------------------------------------------------------- -------- 100 c70 c ? 20.5 c/w ------------------------------------ 1 . 4 6 3 w = = = table 2-5 ? package thermal resistivities package type device pin count jc ja units still air 200 ft./min. 500 ft./min. quad flat no lead a3p0 30 132 0.4 21.4 16.8 15.3 c/w a3p060 132 0.3 21.2 16.6 15.0 c/w a3p125 132 0.2 21.1 16.5 14.9 c/w a3p250 132 0.1 21.0 16.4 14.8 c/w very thin quad flat pack (vqf p) all devices 100 10.0 35.3 29.4 27.1 c/w thin quad flat pack (tqfp) al l devices 144 11.0 33.5 28.0 25.7 c/w plastic quad flat pack (pqfp) all devices 208 8.0 26.1 22.5 20.8 c/w pqfp with embedded heatspreader all device s 208 3.8 16.2 13.3 11.9 c/w fine pitch ball grid array (fbg a) see note* 144 3.8 26.9 22.9 21.5 c/w see note* 256 3.8 26.6 22.8 21.5 c/w see note* 484 3.2 20.5 17.0 15.9 c/w a3p1000 144 6.3 31.6 26.2 24.2 c/w a3p1000 256 6.6 28.1 24.4 22.7 c/w a3p1000 484 8.0 23.3 19.0 16.7 c/w * this information applies to all proasic3 devices ex cept the a3p1000. detailed device/package thermal information will be available in future revisions of the datasheet.
proasic3 dc and switching characteristics 2-6 v1.4 temperature and voltage derating factors calculating power dissipation quiescent supply current power per i/o pin table 2-6 ? temperature and voltage derating factors for timing delays (normalized to t j = 70c, v cc = 1.425 v) array voltage v cc (v) junction temperature (c) ?40c 0c 25c 70c 85c 100c 1.425 0.88 0.93 0.95 1.00 1.02 1.04 1.500 0.83 0.88 0.90 0.95 0.96 0.98 1.575 0.80 0.84 0.87 0.91 0.93 0.94 table 2-7 ? quiescent supply current characteristics a3p015 a3p030 a3p060 a3p125 a3p250 a3p400 a3p600 a3p1000 typical (25c) 2 ma 2 ma 2 ma 2 ma 3 ma 3 ma 5 ma 8 ma max. (commercial) 10 ma 10 ma 10 ma 10 ma 20 ma 20 ma 30 ma 50 ma max. (industrial) 15 ma 15 ma 15 ma 15 ma 30 ma 30 ma 45 ma 75 ma note: i dd includes v cc , v pump , v cci , and vmv currents. values do not include i/o static contribution, which is shown in table 2-11 and table 2-12 on page 2-8 . table 2-8 ? summary of i/o input buffer power (per pin) ? default i/o software settings applicable to advanced i/o banks vmv (v) static power p dc2 (mw) 1 dynamic power p ac9 (w/mhz) 2 single-ended 3.3 v lvttl / 3.3 v lvcmos 3.3 ? 16.22 3.3 v lvcmos wide range 3 3.3 ? 16.22 2.5 v lvcmos 2.5 ? 5.12 1.8 v lvcmos 1.8 ? 2.13 1.5 v lvcmos (jesd8-11) 1.5 ? 1.45 3.3 v pci 3.3 ? 18.11 3.3 v pci-x 3.3 ? 18.11 differential lvds 2.5 2.26 1.20 lvpecl 3.3 5.72 1.87 notes: 1. p dc2 is the static power (where applicable) measured on vmv. 2. p ac9 is the total dynamic power measured on v cc and vmv. 3. all lvcmos 3.3 v software macros support lvcmos 3.3 v wide range as specified in the jesd8b specification.
proasic3 dc and switching characteristics v1.4 2-7 table 2-9 ? summary of i/o input buffer power (per pin) ? default i/o software settings applicable to standard plus i/o banks vmv (v) static power p dc2 (mw) 1 dynamic power p ac9 (w/mhz) 2 single-ended 3.3 v lvttl / 3.3 v lvcmos 3.3 ? 16.23 3.3 v lvcmos wide range 3 3.3 ? 16.23 2.5 v lvcmos 2.5 ? 5.14 1.8 v lvcmos 1.8 ? 2.13 1.5 v lvcmos (jesd8-11) 1.5 ? 1.48 3.3 v pci 3.3 ? 18.13 3.3 v pci-x 3.3 ? 18.13 notes: 1. p dc2 is the static power (where applicable) measured on vmv. 2. p ac9 is the total dynamic power measured on v cc and vmv. 3. all lvcmos 3.3 v software macros support lvcmos 3.3 v wide range as specified in the jesd8b specification. table 2-10 ? summary of i/o input buffer power (per pin) ? default i/o software settings applicable to standard i/o banks vmv (v) static power p dc2 (mw) 1 dynamic power p ac9 (w/mhz) 2 single-ended 3.3 v lvttl / 3.3 v lvcmos 3.3 ? 17.24 3.3 v lvcmos wide range 3 3.3 ? 17.24 2.5 v lvcmos 2.5 ? 5.19 1.8 v lvcmos 1.8 ? 2.18 1.5 v lvcmos (jesd8-11) 1.5 ? 1.52 notes: 1. p dc2 is the static power (where applicable) measured on vmv. 2. p ac9 is the total dynamic power measured on v cc and vmv. 3. all lvcmos 3.3 v softw are macros support lvcmos 3.3 v wide range as specified in the jesd8b specification.
proasic3 dc and switching characteristics 2-8 v1.4 table 2-11 ? summary of i/o output buffer power (p er pin) ? default i/o software settings 1 applicable to advanced i/o banks c load (pf) v cci (v) static power p dc3 (mw) 2 dynamic power p ac10 (w/mhz) 3 single-ended 3.3 v lvttl / 3.3 v lvcmos 35 3.3 ? 468.67 3.3 v lvcmos wide range 4 35 3.3 ? 468.67 2.5 v lvcmos 35 2.5 ? 267.48 1.8 v lvcmos 35 1.8 ? 149.46 1.5 v lvcmos (jesd8-11) 35 1.5 ? 103.12 3.3 v pci 10 3.3 ? 201.02 3.3 v pci-x 10 3.3 ? 201.02 differential lvds ? 2.5 7.74 88.92 lvpecl ? 3.3 19.54 166.52 notes: 1. dynamic power consumption is given for standard load and software default drive strength and output slew. 2. p dc3 is the static power (where applicable) measured on v cci . 3. p ac10 is the total dynamic power measured on v cc and v cci . 4. all lvcmos 3.3 v software macros support lvcmos 3.3 v wide range as specified in the jesd8b specification. table 2-12 ? summary of i/o output buffer power (per pin) ? default i/o software settings 1 applicable to standard plus i/o banks c load (pf) v cci (v) static power p dc3 (mw) 2 dynamic power p ac10 (w/mhz) 3 single-ended 3.3 v lvttl / 3.3 v lvcmos 35 3.3 ? 452.67 3.3 v lvcmos wide range 4 35 3.3 ? 452.67 2.5 v lvcmos 35 2.5 ? 258.32 1.8 v lvcmos 35 1.8 ? 133.59 1.5 v lvcmos (jesd8-11) 35 1.5 ? 92.84 3.3 v pci 10 3.3 ? 184.92 3.3 v pci-x 10 3.3 ? 184.92 notes: 1. dynamic power consumption is given for standard load and software default drive strength and output slew. 2. p dc3 is the static power (where applicable) measured on vmv. 3. p ac10 is the total dynamic power measured on v cc and vmv. 4. all lvcmos 3.3 v software macros support lvcmos 3.3 v wide range as specified in the jesd8b specification.
proasic3 dc and switching characteristics v1.4 2-9 table 2-13 ? summary of i/o output buffer power (per pin) ? default i/o software settings 1 applicable to standard i/o banks c load (pf) v cci (v) static power p dc3 (mw) 2 dynamic power p ac10 (w/mhz) 3 single-ended 3.3 v lvttl / 3.3 v lvcmos 35 3.3 ? 431.08 3.3 v lvcmos wide range 4 35 3.3 ? 431.08 2.5 v lvcmos 35 2.5 ? 247.36 1.8 v lvcmos 35 1.8 ? 128.46 1.5 v lvcmos (jesd8-11) 35 1.5 ? 89.46 notes: 1. dynamic power consumption is given for standard lo ad and software default drive strength and output slew. 2. p dc3 is the static power (where applicable) measured on v cci . 3. p ac10 is the total dynamic power measured on v cc and v cci . 4. all lvcmos 3.3 v software macros support lvcmos 3.3 v wide range as specified in the jesd8b specification.
proasic3 dc and switching characteristics 2-10 v1.4 power consumption of vari ous internal resources table 2-14 ? different components contributing to dynamic power consumption in proasic3 devices parameter definition device specific dynamic contributions (w/mhz) a3p1000 a3p600 a3p400 a3p250 a3p125 a3p060 a3p030 a3p015 p ac1 clock contribution of a global ri b 14.50 12.80 12.80 11.00 11.00 9.30 9.30 9.30 p ac2 clock contribution of a global spine 2.48 1.85 1.35 1.58 0.81 0.81 0.41 0.41 p ac3 clock contribution of a versatile row 0.81 p ac4 clock contribution of a versatile used as a sequential module 0.12 p ac5 first contribution of a versatile used as a sequential module 0.07 p ac6 second contribution of a versatile used as a sequential module 0.29 p ac7 contribution of a versatile used as a combinatorial module 0.29 p ac8 average contribution of a routing net 0.70 p ac9 contribution of an i/o input pin (standard dependent) see table 2-8 on page 2-6 through table 2-10 on page 2-7 . p ac10 contribution of an i/o output pin (standard dependent) see table 2-11 on page 2-8 through table 2-13 on page 2-9 . p ac11 average contribution of a ram block during a read operation 25.00 p ac12 average contribution of a ram block during a write operation 30.00 p ac13 dynamic contribution for pll 2.60 note: *for a different output load, driv e strength, or slew rate, actel recommends using the actel power spreadsheet calculator or smartpower tool in libero ? integrated design environment (ide) software. table 2-15 ? different components contributing to the stat ic power consumption in proasic3 devices parameter definition device specif ic static power (mw) a3p1000 a3p600 a3p400 a3p250 a3p125 a3p060 a3p030 a3p015 p dc1 array static power in active mode see table 2-7 on page 2-6 . p dc2 i/o input pin static power (standard-dependent) see table 2-8 on page 2-6 through table 2-10 on page 2-7 . p dc3 i/o output pin static power (standard-dependent) see table 2-11 on page 2-8 through table 2-13 on page 2-9 . p dc4 static pll con tribution 2.55 mw p dc5 bank quiescent power (v cci -dependent) see table 2-7 on page 2-6 . note: *for a different output load, drive strength, or slew rate, actel recommends using the actel
proasic3 dc and switching characteristics v1.4 2-11 power calculation methodology this section describes a simplified method to estimate power consumptio n of an application. for more accurate and detailed power estimations, use the smartpower tool in actel libero ide software. the power calculation methodology described below uses the following variables: ? the number of plls as well as the number and the frequency of each output clock generated ? the number of combinatorial and se quential cells used in the design ?the internal clock frequencies ? the number and the standard of i/o pins used in the design ? the number of ram blocks used in the design ? toggle rates of i/o pins as well as versatiles?guidelines are provided in table 2-16 on page 2-13 . ? enable rates of output buffers?guidelines are provided for typical applications in table 2-17 on page 2-13 . ? read rate and write rate to the memory?guide lines are provided for typical applications in table 2-17 on page 2-13 . the calculation should be repeat ed for each clock domain defined in the design. methodology total power consumption?p total p total = p stat + p dyn p stat is the total static power consumption. p dyn is the total dynamic power consumption. total static power consumption?p stat p stat = p dc1 + n inputs * p dc2 + n outputs * p dc3 n inputs is the number of i/o input buffers used in the design. n outputs is the number of i/o output buffers used in the design. total dynamic power consumption?p dyn p dyn = p clock + p s-cell + p c-cell + p net + p inputs + p outputs + p memory + p pll global clock contribution?p clock p clock = (p ac1 + n spine *p ac2 + n row *p ac3 + n s-cell * p ac4 ) * f clk n spine is the number of global spines used in the user design?guidelines are provided in table 2-16 on page 2-13 . n row is the number of versatile rows used in the design?guidelines are provided in table 2-16 on page 2-13 . f clk is the global clock signal frequency. n s-cell is the number of versatiles used as sequential modules in the design. p ac1 , p ac2 , p ac3 , and p ac4 are device-dependent. sequential cells contribution?p s-cell p s-cell = n s-cell * (p ac5 + 1 / 2 * p ac6 ) * f clk n s-cell is the number of versatiles used as sequen tial modules in the de sign. when a multi-tile sequential cell is used, it should be accounted for as 1. 1 is the toggle rate of versatile outputs?guidelines are provided in table 2-16 on page 2-13 . f clk is the global clock signal frequency.
proasic3 dc and switching characteristics 2-12 v1.4 combinatorial cells contribution?p c-cell p c-cell = n c-cell * 1 / 2 * p ac7 * f clk n c-cell is the number of versatiles used as combinatorial modules in the design. 1 is the toggle rate of versatile outputs?guidelines are provided in table 2-16 on page 2-13 . f clk is the global clock signal frequency. routing net contribution?p net p net = (n s-cell + n c-cell ) * 1 / 2 * p ac8 * f clk n s-cell is the number of versatiles used as sequential modules in the design. n c-cell is the number of versatiles used as combinatorial modules in the design. 1 is the toggle rate of versatile outputs?guidelines are provided in table 2-16 on page 2-13 . f clk is the global clock signal frequency. i/o input buffer contribution?p inputs p inputs = n inputs * 2 / 2 * p ac9 * f clk n inputs is the number of i/o input buffers used in the design. 2 is the i/o buffer toggle ra te?guidelines are provided in table 2-16 on page 2-13 . f clk is the global clock signal frequency. i/o output buffer contribution?p outputs p outputs = n outputs * 2 / 2 * 1 * p ac10 * f clk n outputs is the number of i/o output buffers used in the design. 2 is the i/o buffer toggle ra te?guidelines are provided in table 2-16 on page 2-13 . 1 is the i/o buffer enable rate?guidelines are provided in table 2-17 on page 2-13 . f clk is the global clock signal frequency. ram contribution?p memory p memory = p ac11 * n blocks * f read-clock * 2 + p ac12 * n block * f write-clock * 3 n blocks is the number of ram blocks used in the design. f read-clock is the memory r ead clock frequency. 2 is the ram enable rate for read operations. f write-clock is the memory write clock frequency. 3 is the ram enable rate for write op erations?guidelines are provided in table 2-17 on page 2-13 . pll contribution?p pll p pll = p dc4 + p ac13 *f clkout f clkout is the output clock frequency. 1 1. the pll dynamic contribution depends on the input clock frequency, the number of output clock signals generated by the pll, and the frequency of each output clock. if a pll is used to generate more than one output clock, include each output clock in the formula by adding its corresponding contribution (p ac14 * f clkout product) to the total pll contribution.
proasic3 dc and switching characteristics v1.4 2-13 guidelines toggle rate definition a toggle rate defines the frequency of a net or logi c element relative to a clock. it is a percentage. if the toggle rate of a net is 1 00%, this means that this net swit ches at half the clock frequency. below are some examples: ? the average toggle rate of a shift register is 100% because all flip-flop outputs toggle at half of the clock frequency. ? the average toggle rate of an 8-bit counter is 25%: ? bit 0 (lsb) = 100% ? bit 1 = 50% ? bit 2 = 25% ?? ? bit 7 (msb) = 0.78125% ? average toggle rate = (100% + 50% + 25% + 12.5% + . . . + 0.78125%) / 8 enable rate definition output enable rate is the average percentage of time during which tris tate outputs are enabled. when nontristate output buffers are us ed, the enable rate should be 100%. table 2-16 ? toggle rate guidelines reco mmended for power calculation component definition guideline 1 toggle rate of versatile outputs 10% 2 i/o buffer toggle rate 10% table 2-17 ? enable rate guidelines reco mmended for power calculation component definition guideline 1 i/o output buffer enable rate 100% 2 ram enable rate for read operations 12.5% 3 ram enable rate for write operations 12.5%
proasic3 dc and switching characteristics 2-14 v1.4 user i/o characteristics timing model figure 2-2 ? timing model operating conditions: ?2 speed, commercial temperature range (t j = 70c), worst case v cc =1.425v dq y y dq dq dq y combinational cell combinational cell combinational cell i/o module (registered) i/o module (non-registered) register cell register cell i/o module (registered) i/o module (non-registered) lvpecl (applicable to advanced i/o banks only)l lvpecl (applicable to advanced i/o banks only) lvds, blvds, m-lvds (applicable for advanced i/o banks only) lvttl 3.3 v output drive strength = 12 ma high slew rate y combinational cell y combinational cell y combinational cell i/o module (non-registered) lvttl output drive strength = 8 ma high slew rate i/o module (non-registered) lvcmos 1.5 v output drive strength = 4 ma high slew rate lvttl output drive strength = 12 ma high slew rate i/o module (non-registered) input lvttl clock input lvttl clock input lvttl clock t pd = 0.56 ns t pd = 0.49 ns t dp = 1.34 ns t pd = 0.87 ns t dp = 2.64 ns (advanced i/o banks) t pd = 0.47 ns t dp = 3.66 ns (advanced i/o banks) t pd = 0.47 ns t dp = 3.97 ns (advanced i/o banks) t pd = 0.47 ns t py = 0.76 ns (advanced i/o banks) t clkq = 0.55 ns t oclkq = 0.59 ns t sud = 0.43 ns t osud = 0.31 ns t dp = 2.64 ns (advanced i/o banks) t py = 0.76 ns (advanced i/o banks) t py = 1.20 ns t clkq = 0.55 ns t sud = 0.43 ns t py = 0.76 ns (advanced i/o banks) t iclkq = 0.24 ns t isud = 0.26 ns t py = 1.05 ns
proasic3 dc and switching characteristics v1.4 2-15 figure 2-3 ? input buffer timing model and delays (example) t py (r) pad y v trip gnd t py (f) v trip 50% 50% v ih v cc v il t dout (r) din gnd t dout (f) 50% 50% v cc pad y t py d clk q i/o interface din t din to array t py = max(t py (r), t py (f)) t din = max(t din (r), t din (f))
proasic3 dc and switching characteristics 2-16 v1.4 figure 2-4 ? output buffer model and delays (example) t dp (r) pad v ol t dp (f) v trip v trip v oh v cc d 50% 50% v cc 0 v dout 50% 50% 0 v t dout (r) t dout (f) from array pad t dp std load d clk q i/o interface dout d t dout t dp = max(t dp (r), t dp (f)) t dout = max(t dout (r), t dout (f))
proasic3 dc and switching characteristics v1.4 2-17 figure 2-5 ? tristate output buffer timing model and delays (example) d clk q d clk q 10% v cci t zl v trip 50% t hz 90% v cci t zh v trip 50% 50% t lz 50% eout pad d e 50% t eout (r) 50% t eout (f) pad dout eout d i/o interface e t eout t zls v trip 50% t zhs v trip 50% eout pad d e 50% 50% t eout (r) t eout (f) 50% v cc v cc v cc v cci v cc v cc v cc v oh v ol v ol t zl , t zh , t hz , t lz , t zls , t zhs t eout = max(t eout (r), t eout (f))
proasic3 dc and switching characteristics 2-18 v1.4 overview of i/o performance summary of i/o dc input and output levels ? default i/o software settings table 2-18 ? summary of maximum and minimum dc input and output levels applicable to commercial and industrial conditions?software default settings applicable to advanced i/o banks i/o standard drive strength equiv. software default drive strength option 2 slew rate v il v ih v ol v oh i ol 1 i oh 1 min, v max, v min, v max, v max, v min, v ma ma 3.3 v lvttl / 3.3 v lvcmos 12 ma 12 ma high ?0.3 0.8 2 3.6 0.4 2.4 12 12 3.3 v lvcmos wide range 3 100 a 12 ma high ?0.3 0.8 2 3.6 0.2 v cci ? 0.2 0.1 0.1 2.5 v lvcmos 12 ma 12 ma high ?0.3 0.7 1.7 2.7 0.7 1.7 12 12 1.8 v lvcmos 12 ma 12 ma high ?0.3 0.35 * vcci 0.65 * vcci 1.9 0.45 v cci ? 0.45 12 12 1.5 v lvcmos 12 ma 12 ma high ?0.3 0.35 * v cci 0.65 * v cci 1.6 0.25 * v cci 0.75 * v cci 12 12 3.3 v pci per pci specifications 3.3 v pci-x per pci-x specifications notes: 1. currents are measured at 85c junction temperature. 2. please note that 3.3 v lvcmos wide range is applicable to 100 a dr ive strength only. the configuration will not operate at the equivalent software defaul t drive strength. these valu es are for normal ranges only. 3. all lvcmos 3.3 v software macros support lv cmos 3.3 v wide range as specified in the jesd8b specification.
proasic3 dc and switching characteristics v1.4 2-19 table 2-19 ? summary of maximum and minimum dc input and output levels applicable to commercial and industrial conditions?software default settings applicable to standard plus i/o banks i/o standard drive strength equiv. software default drive strength option 2 slew rate v il v ih v ol v oh i ol 1 i oh 1 min, v max, v min, v max, v max, v min, v ma ma 3.3 v lvttl / 3.3 v lvcmos 12 ma 12 ma high ?0.3 0.8 2 3.6 0.4 2.4 12 12 3.3 v lvcmos wide range 3 100 a 12 ma high ?0.3 0.8 2 3.6 0.2 v cci -0.2 0.1 0.1 2.5 v lvcmos 12 ma 12 ma high ?0.3 0.7 1.7 2.7 0.7 1.7 12 12 1.8 v lvcmos 8 ma 8 ma high ?0.3 0.35 * v cci 0.65 * v cci 1.9 0.45 v cci ? 0.45 8 8 1.5 v lvcmos 4 ma 4 ma high ?0.3 0.35 * v cci 0.65 * v cci 1.6 0.25 * v cci 0.75 * v cci 4 4 3.3 v pci per pci specifications 3.3 v pci-x per pci-x specifications notes: 1. currents are measured at 85c junction temperature. 2. please note that 3.3 v lvcmos wide range is applic able to 100 a drive streng th only. the configuration will not operate at the equivalent software defaul t drive strength. these valu es are for normal ranges only. 3. all lvcmos 3.3 v software macros support lvcmos 3.3 v wide range as specified in the jesd8b specification.
proasic3 dc and switching characteristics 2-20 v1.4 table 2-20 ? summary of maximum and minimum dc input and output levels applicable to commercial and industrial conditions?software default settings applicable to standard i/o banks i/o standard drive strength equiv. software default drive strength option 2 slew rate v il v ih v ol v oh i ol 1 i oh 1 min, v max, v min, v max, v max, v min, v ma ma 3.3 v lvttl / 3.3 v lvcmos 8 ma 8 ma high ?0.3 0.8 2 3.6 0.4 2.4 8 8 3.3 v lvcmos wide range 3 100 a 8 ma high ?0.3 0.8 2 3.6 0.2 v cci -0.2 0.1 0.1 2.5 v lvcmos 8 ma 8 ma high ?0.3 0.7 1.7 3.6 0.7 1.7 8 8 1.8 v lvcmos 4 ma 4 ma high ?0.3 0.35 * v cci 0.65 * v cci 3.6 0.45 v cci ? 0.45 44 1.5 v lvcmos 2 ma 2 ma high ?0.3 0.35 * v cci 0.65 * v cci 3.6 0.25 * v cci 0.75 * v cci 22 notes: 1. currents are measured at 85c junction temperature. 2. please note that 3.3 v lvcmos wide range is applicable to 100 a drive strength only. the configuration will not operate at the equivalent software default drive strength. these valu es are for normal ranges only. 3. all lvcmos 3.3 v software macros support lvcmos 3.3 v wide range as specified in the jesd8b specification. table 2-21 ? summary of maximum and minimum dc input levels applicable to commercial and industrial conditions dc i/o standards commercial 1 industrial 2 i il 3 i ih 4 i il 3 i ih 4 a a a a 3.3 v lvttl / 3.3 v lvcmos 10 10 15 15 3.3 v lvcmos wide range 10 10 15 15 2.5 v lvcmos 10 10 15 15 1.8 v lvcmos 10 10 15 15 1.5 v lvcmos 10 10 15 15 3.3 v pci 10 10 15 15 3.3 v pci-x 10 10 15 15 notes: 1. commercial range (0c < t a < 70c) 2. industrial range (?40c < t a < 85c) 3. i il is the input leakage current per i/o pin ov er recommended operat ion conditions where ?0.3v < v in proasic3 dc and switching characteristics v1.4 2-21 summary of i/o timing characteristi cs ? default i/o software settings table 2-22 ? summary of ac measuring points standard measuring trip point (v trip ) 3.3 v lvttl / 3.3 v lvcmos 1.4 v 3.3 v lvcmos wide range 1.4 v 2.5 v lvcmos 1.2 v 1.8 v lvcmos 0.90 v 1.5 v lvcmos 0.75 v 3.3 v pci 0.285 * v cci (rr) 0.615 * v cci (ff) 3.3 v pci-x 0.285 * v cci (rr) 0.615 * v cci (ff) table 2-23 ? i/o ac parameter definitions parameter parameter definition t dp data to pad delay thro ugh the output buffer t py pad to data delay thro ugh the input buffer t dout data to output buffer dela y through the i/o interface t eout enable to output buffer tristate co ntrol delay through the i/o interface t din input buffer to data delay through the i/o interface t hz enable to pad delay through the output buffer?high to z t zh enable to pad delay through the output buffer?z to high t lz enable to pad delay through the output buffer?low to z t zl enable to pad delay through the output buffer?z to low t zhs enable to pad delay through the output buffer with delayed enable?z to high t zls enable to pad delay through the output buffer with delayed enable?z to low
proasic3 dc and switching characteristics 2-22 v1.4 table 2-24 ? summary of i/o timing character istics?software default settings ?2 speed grade, commercial-case conditions: t j = 70c, worst case v cc = 1.425 v, worst-case v cci (per standard) advanced i/o banks i/o standard drive strength equiv. software default drive strength option 1 slew rate capacitive load (pf) external resistor ( ) t dout (ns) t dp (ns) t din (ns) t py (ns) t eout (ns) t zl (ns) t zh (ns) t lz (ns) t hz (ns) t zls (ns) t zhs (ns) units 3.3 v lvttl / 3.3 v lvcmos 12 ma 12 ma high 35 ? 0.45 2.64 0.03 0.76 0.32 2.69 2.11 2.40 2.68 4.36 3.78 ns 3.3 v lvcmos wide range 2 100 a 12 ma high 35 ? 0.45 4.08 0.03 0.76 0.32 4.08 3.20 3.71 4.14 6.61 5.74 ns 2.5 v lvcmos 12 ma 12 ma high 35 ? 0.45 2.66 0.03 0.98 0.32 2.71 2.56 2.47 2.57 4.38 4.23 ns 1.8 v lvcmos 12 ma 12 ma high 35 ? 0.45 2. 64 0.03 0.91 0.32 2.69 2.27 2.76 3.05 4.36 3.94 ns 1.5 v lvcmos 12 ma 12 ma high 35 ? 0.45 3. 05 0.03 1.07 0.32 3.10 2.67 2.95 3.14 4.77 4.34 ns 3.3 v pci per pci spec ? high 10 25 4 0.45 2.00 0.03 0.65 0.32 2.04 1. 46 2.40 2.68 3.71 3.13 ns 3.3 v pci-x per pci-x spec ? high 10 25 4 0.45 2.00 0.03 0.62 0.32 2.04 1. 46 2.40 2.68 3.71 3.13 ns lvds 24 ma ? high ? ? 0.45 1.37 0.03 1.20 ? ? ? ? ? ? ? ns lvpecl 24 ma ? high ? ? 0.45 1.34 0.03 1.05 ? ? ? ? ? ? ? ns notes: 1. please note that 3.3 v lvcmos wide range is applic able to 100 a drive strength only. the configuration will not operate at the equivalent software defaul t drive strength. these values are for normal ranges only. 2. all lvcmos 3.3 v software macros support lvcmos 3.3 v wide range as specified in the jesd8b specification. 3. for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values. 4. resistance is used to measur e i/o propagation delays as defi ned in pci specifications. see figure 2-10 on page 2-66 for connectivity. this resistor is not required during normal operation.
proasic3 dc and switching characteristics v1.4 2-23 table 2-25 ? summary of i/o timing character istics?software default settings ?2 speed grade, commercial-case conditions: t j = 70c, worst case v cc = 1.425 v, worst-case v cci (per standard) standard plus i/o banks i/o standard drive strength equiv. software default drive strength option 1 capacitive load (pf) external resistor t dout (ns) t dp (ns) t din (ns) t py (ns) t eout (ns) t zl (ns) t zh (ns) t lz (ns) t hz (ns) t zls (ns) t zhs (ns) units 3.3 v lvttl / 3.3 v lvcmos 12 ma 12 ma high 35 ? 0.45 2. 36 0.03 0.75 0.32 2.40 1.93 2.08 2.41 4.07 ns 3.3 v lvcmos wide range 2 100 a 12 ma high 35 0.45 3.65 0.03 1.14 0.32 3.65 2.93 3.22 3.72 6.18 3.78 2.5 v lvcmos 12 ma 12 ma high 35 ? 0.45 2.39 0.03 0.97 0.32 2.44 2.35 2.11 2.32 4.11 ns 1.8 v lvcmos 8 ma 8 ma high 35 ? 0.45 3.03 0.03 0.90 0.32 2. 87 3.03 2.19 2.32 4.54 ns 1.5 v lvcmos 4 ma 4 ma high 35 ? 0.45 3.61 0.03 1.06 0.32 3. 35 3.61 2.26 2.34 5.02 ns 3.3 v pci per pci spec ? high 10 25 4 0.45 1.72 0.03 0.64 0.32 1.76 1.27 2.08 2.41 3.42 ns 3.3 v pci-x per pci-x spec ? high 10 25 4 0.45 1.72 0.03 0.62 0.32 1.76 1.27 2.08 2.41 3.42 ns notes: 1. please note that 3.3 v lvcmos wide range is appl icable to 100 a drive strength only. the configuration will not operate at the equivalent software default drive strength. these values are for normal ranges only. 2. all lvcmos 3.3 v software macros support lvcm os 3.3 v wide range as specified in the jesd8b specification. 3. for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values. 4. resistance is used to measure i/o propagatio n delays as defined in pci specifications. see figure 2-10 on page 2-66 for connectivity. this resistor is not required during normal operation.
proasic3 dc and switching characteristics 2-24 v1.4 table 2-26 ? summary of i/o timing character istics?software default settings ?2 speed grade, commercial-case conditions: t j = 70c, worst case v cc = 1.425 v, worst-case v cci (per standard) standard i/o banks i/o standard drive strength equiv. software default drive strength option 1 slew rate capacitive load (pf) external resistor t dout (ns) t dp (ns) t din (ns) t py (ns) t eout (ns) t zl (ns) t zh (ns) t lz (ns) t hz (ns) units 3.3 v lvttl / 3.3 v lvcmos 8 ma 8 ma high 35 ? 0.45 3.29 0.03 0.75 0.32 3.36 2.80 1.79 2.01 ns 3.3 v lvcmos wide range 2 100 a 8 ma high 35 ? 0.45 5.09 0.03 1.13 0.32 5.09 4.25 2.77 3.11 4.36 2.5 v lvcmos 8 ma 8 ma high 35 ? 0. 45 3.56 0.03 0.96 0.32 3.40 3.56 1.78 1.91 ns 1.8 v lvcmos 4 ma 4 ma high 35 ? 0. 45 4.74 0.03 0.90 0.32 4.02 4.74 1.80 1.85 ns 1.5 v lvcmos 2 ma 2 ma high 35 ? 0. 45 5.71 0.03 1.06 0.32 4.71 5.71 1.83 1.83 ns notes: 1. please note that 3.3 v lvcmos wide range is applic able to 100 a drive streng th only. the configuration will not operate at the equivalent software defaul t drive strength. these values are for normal ranges only. 2. all lvcmos 3.3 v software macros support lvcmos 3.3 v wide range as specified in the jesd8b specification. 3. for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics v1.4 2-25 detailed i/o dc characteristics table 2-27 ? input capacitance symbol definition conditions min. max. units c in input capacitance v in = 0, f = 1.0 mhz 8 pf c inclk input capacitance on the clock pin v in = 0, f = 1.0 mhz 8 pf table 2-28 ? i/o output buffer maximum resistances 1 applicable to advanced i/o banks standard drive strength r pull-down ( ) 2 r pull-up ( ) 3 3.3 v lvttl / 3.3 v lvcmos 2 ma 100 300 4 ma 100 300 6 ma 50 150 8 ma 50 150 12 ma 25 75 16 ma 17 50 24 ma 11 33 3.3 v lvcmos wide range 4 100 a tbd tbd 2.5 v lvcmos 2 ma 100 200 4 ma 100 200 6 ma 50 100 8 ma 50 100 12 ma 25 50 16 ma 20 40 24 ma 11 22 1.8 v lvcmos 2 ma 200 225 4 ma 100 112 6 ma 50 56 8 ma 50 56 12 ma 20 22 16 ma 20 22 1.5 v lvcmos 2 ma 200 224 4 ma 100 112 6 ma 67 75 8 ma 33 37 12 ma 33 37 3.3 v pci/pci-x per pci/pci-x specification 25 75 notes: 1. these maximum values are prov ided for informational reasons only. minimum output buffer resistance values depend on v cci , drive strength selection, te mperature, and process. for board design considerations and detailed out put buffer resistances, use the corresponding ibis models located on the actel website at http://www.actel.co m/download/ibi s/default.aspx . 2. r (pull-down-max) = (v olspec ) / i olspec 3. r (pull-up-max) = (v ccimax ? v ohspec ) / i ohspec 4. all lvcmos 3.3 v software macros support lv cmos 3.3 v wide range as specified in the jesd8b specification.
proasic3 dc and switching characteristics 2-26 v1.4 table 2-29 ? i/o output buffer maximum resistances 1 applicable to standard plus i/o banks standard drive strength r pull-down ( ) 2 r pull-up ( ) 3 3.3 v lvttl / 3.3 v lvcmos 2 ma 100 300 4 ma 100 300 6 ma 50 150 8 ma 50 150 12 ma 25 75 16 ma 25 75 3.3 v lvcmos wide range 4 100 a tbd tbd 2.5 v lvcmos 2 ma 100 200 4 ma 100 200 6 ma 50 100 8 ma 50 100 12 ma 25 50 1.8 v lvcmos 2 ma 200 225 4 ma 100 112 6 ma 50 56 8 ma 50 56 1.5 v lvcmos 2 ma 200 224 4 ma 100 112 3.3 v pci/pci-x per pci/pci-x specification 25 75 notes: 1. these maximum values are prov ided for informational reasons only. minimum output buffer resistance values depend on v cci , drive strength selection, te mperature, and process. for board design considerations and detailed out put buffer resistances, use the corresponding ibis models located on the actel website at http://www.actel.co m/download/ibi s/default.aspx . 2. r (pull-down-max) = (v olspec ) / i olspec 3. r (pull-up-max) = (v ccimax ? v ohspec ) / i ohspec 4. all lvcmos 3.3 v software macros support lv cmos 3.3 v wide range as specified in the jesd8b specification.
proasic3 dc and switching characteristics v1.4 2-27 table 2-30 ? i/o output buffer maximum resistances 1 applicable to standard i/o banks standard drive strength r pull-down ( ) 2 r pull-up ( ) 3 3.3 v lvttl / 3.3 v lvcmos 2 ma 100 300 4 ma 100 300 6 ma 50 150 8 ma 50 150 3.3 v lvcmos wide range 4 100 a tbd tbd 2.5 v lvcmos 2 ma 100 200 4 ma 100 200 6 ma 50 100 8 ma 50 100 1.8 v lvcmos 2 ma 200 225 4 ma 100 112 1.5 v lvcmos 2 ma 200 224 notes: 1. these maximum values are prov ided for informational reasons only. minimum output buffer resistance values depend on v cci , drive strength selection, te mperature, and process. for board design considerations and detailed out put buffer resistances, use the corresponding ibis models located on the actel website at http://www.actel.co m/download/ibi s/default.aspx . 2. r (pull-down-max) = (v olspec ) / i olspec 3. r (pull-up-max) = (v ccimax ? v ohspec ) / i ohspec 4. all lvcmos 3.3 v software macros support lv cmos 3.3 v wide range as specified in the jesd8b specification. table 2-31 ? i/o weak pull-up/pu ll-down resistances minimum and maximum w eak pull-up/pull-down resistance values v cci r (weak pull-up) 1 ( ) r (weak pull-down) 2 ( ) min. max. min. max. 3.3 v 10 k 45 k 10 k 45 k 3.3 v (wide range i/os) 10 k 45 k 10 k 45 k 2.5 v 11 k 55 k 12 k 74 k 1.8 v 18 k 70 k 17 k 110 k 1.5 v 19 k 90 k 19 k 140 k notes: 1. r (weak pull-up-max) = (v olspec ) / i (weak pull-up-min) 2. r (weak pull-up-max) = (v ccimax ? v ohspec ) / i (weak pull-up-min)
proasic3 dc and switching characteristics 2-28 v1.4 table 2-32 ? i/o short currents i osh /i osl applicable to advanced i/o banks drive strength i osl (ma) 1 i osh (ma) 1 3.3 v lvttl / 3.3 v lvcmos 2 ma 27 25 4 ma 27 25 6 ma 54 51 8 ma 54 51 12 ma 109 103 16 ma 127 132 24 ma 181 268 3.3 v lvcmos wide range 2 100 a tbd tbd 2.5 v lvcmos 2 ma 18 16 4 ma 18 16 6 ma 37 32 8 ma 37 32 12 ma 74 65 16 ma 87 83 24 ma 124 169 1.8 v lvcmos 2 ma 11 9 4 ma 22 17 6 ma 44 35 8 ma 51 45 12 ma 74 91 16 ma 74 91 1.5 v lvcmos 2 ma 16 13 4 ma 33 25 6 ma 39 32 8 ma 55 66 12 ma 55 66 3.3 v pci/pci-x per pci/pci-x specification 109 103 notes: 1. t j = 100c 2. applicable to 3.3 v lvcmos wide range. i osl /i osh dependent on the i/o buffer drive strength selected for wide range applications. all lvcmos 3.3 v software macros support lvcmos 3.3 v wide range as specified in the jesd8b specification.
proasic3 dc and switching characteristics v1.4 2-29 table 2-33 ? i/o short currents i osh /i osl applicable to standard plus i/o banks drive strength i osl (ma)* i osh (ma)* 3.3 v lvttl / 3.3 v lvcmos 2 ma 27 25 4 ma 27 25 6 ma 54 51 8 ma 54 51 12 ma 109 103 16 ma 109 103 3.3 v lvcmos wide range 2 100 a tbd tbd 2.5 v lvcmos 2 ma 18 16 4 ma 18 16 6 ma 37 32 8 ma 37 32 12 ma 74 65 1.8 v lvcmos 2 ma 11 9 4 ma 22 17 6 ma 44 35 8 ma 44 35 1.5 v lvcmos 2 ma 16 13 4 ma 33 25 3.3 v pci/pci-x per pci/pci-x specification 109 103 notes: 1. t j = 100c 2. applicable to 3.3 v lvcmos wide range. i osl /i osh dependent on the i/o buffer drive strength selected for wide range applications. all lvcmos 3.3 v software macros support lvcmos 3.3 v wide range as specified in the jesd8b specification.
proasic3 dc and switching characteristics 2-30 v1.4 the length of time an i/o can withstand i osh /i osl events depends on the junction temperature. the reliability data below is based on a 3.3 v, 12 ma i/o setting, which is the worst case for this type of analysis. for example, at 110c, the short current condition would have to be sustain ed for more than three months to cause a reliability concern. the i/o desi gn does not contain any short circuit protection, but such protection would only be needed in extremely prolonged stress conditions. table 2-34 ? i/o short currents i osh /i osl applicable to standard i/o banks drive strength i osl (ma)* i osh (ma)* 3.3 v lvttl / 3.3 v lvcmos 2 ma 27 25 4 ma 27 25 6 ma 54 51 8 ma 54 51 3.3 v lvcmos wide range 2 100 a tbd tbd 2.5 v lvcmos 2 ma 18 16 4 ma 18 16 6 ma 37 32 8 ma 37 32 1.8 v lvcmos 2 ma 11 9 4 ma 22 17 1.5 v lvcmos 2 ma 16 13 notes: 1. t j = 100c 2. applicable to 3.3 v lvcmos wide range. i osl /i osh dependent on the i/o buffer drive strength selected for wide range applications. all lvcmos 3.3 v software macros support lvcmos 3.3 v wide range as specified in the jesd8b specification. table 2-35 ? duration of shor t circuit event before failure temperature time before failure ?40c > 20 years 0c > 20 years 25c > 20 years 70c 5 years 85c 2 years 100c 6 months 110c 3 months table 2-36 ? i/o input rise time, fall time , and related i/o reliability input buffer input rise/fall time (min.) input rise/fall time (max.) reliability lvttl/lvcmos no requirement 10 ns * 20 years (110c) lvds/b-lvds/ m-lvds/lvpecl no requirement 10 ns * 10 years (100c) * the maximum input rise/fall time is related to the noise induced into the input buffer trace. if the noise is low, then the rise time and fall time of input buffers can be increased beyond the maximum value. the longer the rise/fall times, the more susceptible the input signal is to the board noise. actel recommends signal integrit y evaluation/characterization of the system to ensure that there is no excessive noise coupling into input signals.
proasic3 dc and switching characteristics v1.4 2-31 single-ended i/o characteristics 3.3 v lvttl / 3.3 v lvcmos low-voltage transistor?transistor logic (lvttl) is a general-purpose standard (eia/jesd) for 3.3 v applications. it uses an lvttl input buffer and push-pull output buffer. table 2-37 ? minimum and maximum dc input and output levels applicable to advanced i/o banks 3.3 v lvttl / 3.3 v lvcmos v il v ih v ol v oh i ol i oh i osl i osh i il 1 i ih 2 drive strength min., v max., v min., v max., v max., v min., v ma ma max., ma 3 max., ma 3 a 4 a 4 2 ma ?0.3 0.8 2 3.6 0.4 2.4 2 2 27 25 10 10 4 ma ?0.3 0.8 2 3.6 0.4 2.4 4 4 27 25 10 10 6 ma ?0.3 0.8 2 3.6 0.4 2.4 6 6 54 51 10 10 8 ma ?0.3 0.8 2 3.6 0.4 2.4 8 8 54 51 10 10 12 ma ?0.3 0.8 2 3.6 0.4 2.4 12 12 109 103 10 10 16 ma ?0.3 0.8 2 3.6 0.4 2.4 16 16 127 132 10 10 24 ma ?0.3 0.8 2 3.6 0.4 2.4 24 24 181 268 10 10 notes: 1. i il is the input leakage current per i/o pin over re commended operation conditions where ?0.3 v < v in < v il . 2. i ih is the input leakage current per i/o pin over recommended oper ating conditions v ih proasic3 dc and switching characteristics 2-32 v1.4 table 2-39 ? minimum and maximum dc input and output levels applicable to standard i/o banks 3.3 v lvttl / 3.3 v lvcmos v il v ih v ol v oh i ol i oh i osl i osh i il 1 i ih 2 drive strength min., v max., v min., v max., v max., v min., v ma ma max., ma 3 max., ma 3 a 4 a 4 2 ma ?0.3 0.8 2 3.6 0.4 2.4 2 2 25 27 10 10 4 ma ?0.3 0.8 2 3.6 0.4 2.4 4 4 25 27 10 10 6 ma ?0.3 0.8 2 3.6 0.4 2.4 6 6 51 54 10 10 8 ma ?0.3 0.8 2 3.6 0.4 2.4 8 8 51 54 10 10 notes: 1. i il is the input leakage current per i/o pin over re commended operation conditions where ?0.3 v < v in < v il . 2. i ih is the input leakage current per i/o pin over recommended oper ating conditions v ih proasic3 dc and switching characteristics v1.4 2-33 timing characteristics table 2-41 ? 3.3 v lvttl / 3.3 v lvcmos high slew commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v, worst-case v cci = 3.0 v applicable to advanced i/o banks drive strength speed grade t dout t dp t din t py t eout t zl t zh t lz t hz t zls t zhs units 4 ma std. 0.66 7.66 0.04 1.02 0.43 7.80 6.59 2.65 2.61 10.03 8.82 ns ?1 0.56 6.51 0.04 0.86 0.36 6. 63 5.60 2.25 2.22 8.54 7.51 ns ?2 0.49 5.72 0.03 0.76 0.32 5. 82 4.92 1.98 1.95 7.49 6.59 ns 6 ma std. 0.66 4.91 0.04 1.02 0.43 5.00 4.07 2.99 3. 20 7.23 6.31 ns ?1 0.56 4.17 0.04 0.86 0.36 4. 25 3.46 2.54 2.73 6.15 5.36 ns ?2 0.49 3.66 0.03 0.76 0.32 3. 73 3.04 2.23 2.39 5.40 4.71 ns 8 ma std. 0.66 4.91 0.04 1.02 0.43 5.00 4.07 2.99 3. 20 7.23 6.31 ns ?1 0.56 4.17 0.04 0.86 0.36 4. 25 3.46 2.54 2.73 6.15 5.36 ns ?2 0.49 3.66 0.03 0.76 0.32 3. 73 3.04 2.23 2.39 5.40 4.71 ns 12 ma std. 0.66 3.53 0.04 1.02 0.43 3.60 2.82 3.21 3.58 5.83 5.06 ns ?1 0.56 3.00 0.04 0.86 0.36 3.06 2.40 2.73 3.05 4.96 4.30 ns ?2 0.49 2.64 0.03 0.76 0.32 2.69 2.11 2.40 2.68 4.36 3.78 ns 16 ma std. 0.66 3.33 0.04 1.02 0.43 3.39 2.56 3.26 3. 68 5.63 4.80 ns ?1 0.56 2.83 0.04 0.86 0.36 2. 89 2.18 2.77 3.13 4.79 4.08 ns ?2 0.49 2.49 0.03 0.76 0.32 2. 53 1.91 2.44 2.75 4.20 3.58 ns 24 ma std. 0.66 3.08 0.04 1.02 0.43 3.13 2.12 3.32 4. 06 5.37 4.35 ns ?1 0.56 2.62 0.04 0.86 0.36 2. 66 1.80 2.83 3.45 4.57 3.70 ns ?2 0.49 2.30 0.03 0.76 0.32 2. 34 1.58 2.48 3.03 4.01 3.25 ns notes: 1. software default select ion highlighted in gray. 2. for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics 2-34 v1.4 table 2-42 ? 3.3 v lvttl / 3.3 v lvcmos low slew commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v, worst-case v cci = 3.0 v applicable to advanced i/o banks drive strength speed grade t dout t dp t din t py t eout t zl t zh t lz t hz t zls t zhs units 4 ma std. 0.66 10.26 0.04 1.02 0.43 10.45 8.90 2.64 2.46 12.68 11.13 ns ?1 0.56 8.72 0.04 0.86 0.36 8. 89 7.57 2.25 2.09 10.79 9.47 ns ?2 0.49 7.66 0.03 0.76 0.32 7. 80 6.64 1.98 1.83 9.47 8.31 ns 6 ma std. 0.66 7.27 0.04 1.02 0.43 7.41 6.28 2.98 3.04 9.65 8.52 ns ?1 0.56 6.19 0.04 0.86 0.36 6. 30 5.35 2.54 2.59 8.20 7.25 ns ?2 0.49 5.43 0.03 0.76 0.32 5. 53 4.69 2.23 2.27 7.20 6.36 ns 8 ma std. 0.66 7.27 0.04 1.02 0.43 7.41 6.28 2.98 3.04 9.65 8.52 ns ?1 0.56 6.19 0.04 0.86 0.36 6. 30 5.35 2.54 2.59 8.20 7.25 ns ?2 0.49 5.43 0.03 0.76 0.32 5. 53 4.69 2.23 2.27 7.20 6.36 ns 12 ma std. 0.66 5.58 0.04 1.02 0.43 5.68 4.87 3.21 3.42 7.92 7.11 ns ?1 0.56 4.75 0.04 0.86 0.36 4. 84 4.14 2.73 2.91 6.74 6.05 ns ?2 0.49 4.17 0.03 0.76 0.32 4. 24 3.64 2.39 2.55 5.91 5.31 ns 16 ma std. 0.66 5.21 0.04 1.02 0.43 5.30 4.56 3.26 3.51 7.54 6.80 ns ?1 0.56 4.43 0.04 0.86 0.36 4. 51 3.88 2.77 2.99 6.41 5.79 ns ?2 0.49 3.89 0.03 0.76 0.32 3. 96 3.41 2.43 2.62 5.63 5.08 ns 24 ma std. 0.66 4.85 0.04 1.02 0.43 4.94 4.54 3.32 3.88 7.18 6.78 ns ?1 0.56 4.13 0.04 0.86 0.36 4. 20 3.87 2.82 3.30 6.10 5.77 ns ?2 0.49 3.62 0.03 0.76 0.32 3. 69 3.39 2.48 2.90 5.36 5.06 ns note: for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics v1.4 2-35 table 2-43 ? 3.3 v lvttl / 3.3 v lvcmos high slew commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v, worst-case v cci = 3.0 v applicable to standard plus i/o banks drive strength speed grade t dout t dp t din t py t eout t zl t zh t lz t hz t zls t zhs units 4 ma std. 0.66 7.20 0.04 1.00 0.43 7.34 6.29 2.27 2. 34 9.57 8.52 ns ?1 0.56 6.13 0.04 0.85 0.36 6. 24 5.35 1.93 1.99 8.14 7.25 ns ?2 0.49 5.38 0.03 0.75 0.32 5. 48 4.69 1.70 1.75 7.15 6.36 ns 6 ma std. 0.66 4.50 0.04 1.00 0.43 4.58 3.82 2.58 2. 88 6.82 6.05 ns ?1 0.56 3.83 0.04 0.85 0.36 3. 90 3.25 2.19 2.45 5.80 5.15 ns ?2 0.49 3.36 0.03 0.75 0.32 3. 42 2.85 1.92 2.15 5.09 4.52 ns 8 ma std. 0.66 4.50 0.04 1.00 0.43 4.58 3.82 2.58 2. 88 6.82 6.05 ns ?1 0.56 3.83 0.04 0.85 0.36 3. 90 3.25 2.19 2.45 5.80 5.15 ns ?2 0.49 3.36 0.03 0.75 0.32 3. 42 2.85 1.92 2.15 5.09 4.52 ns 12 ma std. 0.66 3.16 0.04 1.00 0.43 3.22 2.58 2.79 3.22 5.45 4.82 ns ?1 0.56 2.69 0.04 0.85 0.36 2.74 2.20 2.37 2.74 4.64 4.10 ns ?2 0.49 2.36 0.03 0.75 0.32 2.40 1.93 2.08 2.41 4.07 3.60 ns 16 ma std. 0.66 3.16 0.04 1.00 0.43 3.22 2.58 2.79 3. 22 5.45 4.82 ns ?1 0.56 2.69 0.04 0.85 0.36 2. 74 2.20 2.37 2.74 4.64 4.10 ns ?2 0.49 2.36 0.03 0.75 0.32 2. 40 1.93 2.08 2.41 4.07 3.60 ns notes: 1. software default select ion highlighted in gray. 2. for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics 2-36 v1.4 table 2-44 ? 3.3 v lvttl / 3.3 v lvcmos low slew commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v, worst-case v cci = 3.0 v applicable to standard plus i/o banks drive strength speed grade t dout t dp t din t py t eout t zl t zh t lz t hz t zls t zhs units 4 ma std. 0.66 9.68 0.04 1.00 0. 43 9.86 8.42 2.28 2.21 12.09 10.66 ns ?1 0.56 8.23 0.04 0.85 0.36 8. 39 7.17 1.94 1.88 10.29 9.07 ns ?2 0.49 7.23 0.03 0.75 0.32 7. 36 6.29 1.70 1.65 9.03 7.96 ns 6 ma std. 0.66 6.70 0.04 1.00 0. 43 6.82 5.89 2.58 2.74 9.06 8.12 ns ?1 0.56 5.70 0.04 0.85 0.36 5. 80 5.01 2.20 2.33 7.71 6.91 ns ?2 0.49 5.00 0.03 0.75 0.32 5. 10 4.40 1.93 2.05 6.76 6.06 ns 8 ma std. 0.66 6.70 0.04 1.00 0. 43 6.82 5.89 2.58 2.74 9.06 8.12 ns ?1 0.56 5.70 0.04 0.85 0.36 5. 80 5.01 2.20 2.33 7.71 6.91 ns ?2 0.49 5.00 0.03 0.75 0.32 5. 10 4.40 1.93 2.05 6.76 6.06 ns 12 ma std. 0.66 5.05 0.04 1.00 0. 43 5.14 4.51 2.79 3.08 7.38 6.75 ns ?1 0.56 4.29 0.04 0.85 0.36 4. 37 3.84 2.38 2.62 6.28 5.74 ns ?2 0.49 3.77 0.03 0.75 0.32 3. 84 3.37 2.09 2.30 5.51 5.04 ns 16 ma std. 0.66 5.05 0.04 1.00 0. 43 5.14 4.51 2.79 3.08 7.38 6.75 ns ?1 0.56 4.29 0.04 0.85 0.36 4. 37 3.84 2.38 2.62 6.28 5.74 ns ?2 0.49 3.77 0.03 0.75 0.32 3. 84 3.37 2.09 2.30 5.51 5.04 note: for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values. table 2-45 ? 3.3 v lvttl / 3.3 v lvcmos high slew commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v, worst-case v cci = 3.0 v applicable to standard i/o banks drive strength speed grade t dout t dp t din t py t eout t zl t zh t lz t hz units 2 ma std. 0.66 7.07 0.04 1.00 0.43 7.20 6.23 2.07 2.15 ns ?1 0.56 6.01 0.04 0.85 0. 36 6.12 5.30 1.76 1.83 ns ?2 0.49 5.28 0.03 0.75 0. 32 5.37 4.65 1.55 1.60 ns 4 ma std. 0.66 7.07 0.04 1. 00 0.43 7.20 6.23 2.07 2.15 ns ?1 0.56 6.01 0.04 0.85 0. 36 6.12 5.30 1.76 1.83 ns ?2 0.49 5.28 0.03 0.75 0. 32 5.37 4.65 1.55 1.60 ns 6 ma std. 0.66 4.41 0.04 1.00 0.43 4.49 3.75 2.39 2.69 ns ?1 0.56 3.75 0.04 0.85 0. 36 3.82 3.19 2.04 2.29 ns ?2 0.49 3.29 0.03 0.75 0. 32 3.36 2.80 1.79 2.01 ns 8 ma std. 0.66 4.41 0.04 1.00 0.43 4.49 3.75 2.39 2.69 ns ?1 0.56 3.75 0.04 0.85 0.36 3.82 3.19 2.04 2.29 ns ?2 0.49 3.29 0.03 0.75 0.32 3.36 2.80 1.79 2.01 ns notes: 1. software default select ion highlighted in gray. 2. for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics v1.4 2-37 table 2-46 ? 3.3 v lvttl / 3.3 v lvcmos low slew commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v, worst-case v cci = 3.0 v applicable to standard i/o banks drive strength speed grade t dout t dp t din t py t eout t zl t zh t lz t hz units 2 ma std. 0.66 9.46 0.04 1.00 0.43 9.64 8.54 2.07 2.04 ns ?1 0.56 8.05 0.04 0.85 0. 36 8.20 7.27 1.76 1.73 ns ?2 0.49 7.07 0.03 0.75 0. 32 7.20 6.38 1.55 1.52 ns 4 ma std. 0.66 9.46 0.04 1. 00 0.43 9.64 8.54 2.07 2.04 ns ?1 0.56 8.05 0.04 0.85 0. 36 8.20 7.27 1.76 1.73 ns ?2 0.49 7.07 0.03 0.75 0. 32 7.20 6.38 1.55 1.52 ns 6 ma std. 0.66 6.57 0.04 1.00 0.43 6.69 5.98 2.40 2.57 ns ?1 0.56 5.59 0.04 0.85 0. 36 5.69 5.09 2.04 2.19 ns ?2 0.49 4.91 0.03 0.75 0. 32 5.00 4.47 1.79 1.92 ns 8 ma std. 0.66 6.57 0.04 1. 00 0.43 6.69 5.98 2.40 2.57 ns ?1 0.56 5.59 0.04 0.85 0. 36 5.69 5.09 2.04 2.19 ns ?2 0.49 4.91 0.03 0.75 0. 32 5.00 4.47 1.79 1.92 ns note: for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics 2-38 v1.4 3.3 v lvcmos wide range table 2-47 ? minimum and maximum dc input and output levels applicable to advanced i/o banks 3.3 v lvcmos wide range equiv. software default drive strength option 1 v il v ih v ol v oh i ol i oh i osl i osh i il 2 i ih 3 drive strength min., v max., v min., v max., v max., v min., v a amax., ma 4 max., ma 4 a 5 a 5 100 a 2 ma ?0.3 0.8 2 3.6 0.2 v dd ? 0.2 100 100 tbd tbd 10 10 100 a 4 ma ?0.3 0.8 2 3.6 0.2 v dd ? 0.2 100 100 tbd tbd 10 10 100 a 6 ma ?0.3 0.8 2 3.6 0.2 v dd ? 0.2 100 100 tbd tbd 10 10 100 a 8 ma ?0.3 0.8 2 3.6 0.2 v dd ? 0.2 100 100 tbd tbd 10 10 100 a 12 ma ?0.3 0.8 2 3.6 0.2 v dd ? 0.2 100 100 tbd tbd 10 10 100 a 16 ma ?0.3 0.8 2 3.6 0.2 v dd ? 0.2 100 100 tbd tbd 10 10 100 a 24 ma ?0.3 0.8 2 3.6 0.2 v dd ? 0.2 100 100 tbd tbd 10 10 notes: 1. please note that 3.3 v lvcmos wide range is applic able to 100 a drive strength only. the configuration will not operate at the equivalent software default driv e strength. these values are for normal ranges only. 2. i il is the input leakage current per i/o pin over re commended operation condit ions where ?0.3 v < v in < v il . 3. i ih is the input leakage current per i/o pin over recommended operating conditions v ih < v in < v cci . input current is larger when operat ing outside recommended ranges 4. currents are measured at 85c junction temperature. 5. all lvmcos 3.3 v software macros support lvcmos 3.3 v wide ra nge as specified in the jdec8a specification. 6. software default selection highlighted in gray.
proasic3 dc and switching characteristics v1.4 2-39 table 2-48 ? minimum and maximum dc input and output levels applicable to standard plus i/o banks 3.3 v lvcmos wide range equiv. software default drive strength option 1 v il v ih v ol v oh i ol i oh i osl i osh i il 2 i ih 3 drive strength min., v max., v min., v max., v max., v min., v a a max., ma 4 max., ma 4 a 5 a 5 100 a 2 ma ?0.3 0.8 2 3.6 0.2 v dd ? 0.2 100 100 tbd tbd 10 10 100 a 4 ma ?0.3 0.8 2 3.6 0.2 v dd ? 0.2 100 100 tbd tbd 10 10 100 a 6 ma ?0.3 0.8 2 3.6 0.2 v dd ? 0.2 100 100 tbd tbd 10 10 100 a 8 ma ?0.3 0.8 2 3.6 0.2 v dd ? 0.2 100 100 tbd tbd 10 10 100 a 12 ma ?0.3 0.8 2 3.6 0.2 v dd ? 0.2 100 100 tbd tbd 10 10 100 a 16 ma ?0.3 0.8 2 3.6 0.2 v dd ? 0.2 100 100 tbd tbd 10 10 notes: 1. please note that 3.3 v lvcmos wide range is appl icable to 100 a drive streng th only. the configuration will not operate at the equivalent software defaul t drive strength. these values are for normal ranges only. 2. i il is the input leakage current per i/o pin over re commended operation conditions where ?0.3 v < v in < v il . 3. i ih is the input leakage current per i/o pin over recommended operating conditions v ih < v in < v cci . input current is larger when operat ing outside recommended ranges 4. currents are measured at 85c junction temperature. 5. all lvmcos 3.3 v software macros support lvcmos 3.3 v wide range as specified in the jdec8a specification. 6. software default selection highlighted in gray.
proasic3 dc and switching characteristics 2-40 v1.4 table 2-49 ? minimum and maximum dc input and output levels applicable to standard i/o banks 3.3 v lvcmos wide range equiv. software default drive strength option 1 v il v ih v ol v oh i ol i oh i osl i osh i il 2 i ih 3 drive strength min., v max., v min., v max., v max., v min., v a a max., ma 4 max., ma 4 a 5 a 5 100 a 2 ma ?0.3 0.8 2 3.6 0.2 v dd ? 0.2 100 100 tbd tbd 10 10 100 a 4 ma ?0.3 0.8 2 3.6 0.2 v dd ? 0.2 100 100 tbd tbd 10 10 100 a 6 ma ?0.3 0.8 2 3.6 0.2 v dd ? 0.2 100 100 tbd tbd 10 10 100 a 8 ma ?0.3 0.8 2 3.6 0.2 vdd ? 0.2 100 100 tbd tbd 10 10 notes: 1. please note that 3.3 v lvcmos wide range is applicab le to 100 a drive strength only. the configuration will not operate at the equivalent software default driv e strength. these values are for normal ranges only. 2. i il is the input leakage current per i/o pin over re commended operation condit ions where ?0.3 v < v in < v il . 3. i ih is the input leakage current per i/o pin over recommended oper ating conditions v ih < v in < v cci . input current is larger when operat ing outside recommended ranges 4. currents are measured at 85c junction temperature. 5. all lvmcos 3.3 v software macros support lvcm os 3.3 v wide range as specified in the jdec8a specification. 6. software default selection highlighted in gray.
proasic3 dc and switching characteristics v1.4 2-41 timing characteristics table 2-50 ? 3.3 v lvttl / 3.3 v lvcmos high slew commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v, worst-case v cci = 3.0 v applicable to advanced i/o banks drive strength equiv. software default drive strength option 1 speed grade t dout t dp t din t py t eout t zl t zh t lz t hz t zls t zhs units 100 a 4 ma std. 0.60 11.84 0.04 1. 02 0.43 11.84 10.00 4.10 4.04 15.23 13.40 ns ?1 0.51 10.07 0.04 0.86 0.36 10.07 8.51 3.48 3.44 12.96 11.40 ns ?2 0.45 8.84 0.03 0.76 0.32 8.84 7.47 3.06 3.02 11.38 10.00 ns 100 a 6 ma std. 0.60 7.59 0.04 1.02 0.43 7.59 6.18 4.62 4.95 10.98 9.57 ns ?1 0.51 6.45 0.04 0.86 0.36 6.45 5.25 3.93 4.21 9.34 8.14 ns ?2 0.45 5.67 0.03 0.76 0.32 5.67 4.61 3.45 3.70 8.20 7.15 ns 100 a 8 ma std. 0.60 7.59 0.04 1. 02 0.43 7.59 6.18 4.62 4.95 10.98 9.57 ns ?1 0.51 6.45 0.04 0.86 0.36 6.45 5.25 3.93 4.21 9.34 8.14 ns ?2 0.45 5.67 0.03 0.76 0.32 5.67 4.61 3.45 3.70 8.20 7.15 ns 100 a 12 ma std. 0.60 5.46 0.04 1.02 0.43 5.46 4.29 4.97 5.54 8.86 7.68 ns ?1 0.51 4.65 0.04 0.86 0.36 4.65 3.65 4.22 4.71 7.53 6.54 ns ?2 0.45 4.08 0.03 0.76 0.32 4.08 3.20 3.71 4.14 6.61 5.74 ns 100 a 16 ma std. 0.60 5.15 0.04 1.02 0.43 5.15 3.89 5.04 5.69 8.55 7.29 ns ?1 0.51 4.38 0.04 0.86 0.36 4.38 3.31 4.29 4.84 7.27 6.20 ns ?2 0.45 3.85 0.03 0.76 0.32 3.85 2.91 3.77 4.25 6.38 5.44 ns 100 a 24 ma std. 0.60 4.75 0.04 1.02 0.43 4.75 3.22 5.14 6.28 8.15 6.61 ns ?1 0.51 4.04 0.04 0.86 0.36 4.04 2.74 4.37 5.34 6.93 5.62 ns ?2 0.45 3.55 0.03 0.76 0.32 3.55 2.40 3.84 4.69 6.09 4.94 ns notes: 1. please note that 3.3 v lvcmos wide range is applic able to 100 a drive strength only. the configuration will not operate at the equivalent software default drive strength. these values are for normal ranges only. 2. software default select ion highlighted in gray. 3. for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics 2-42 v1.4 table 2-51 ? 3.3 v lvttl / 3.3 v lvcmos low slew commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v, worst-case v cci = 3.0 v applicable to advanced i/o banks drive strength equiv. software default drive strength option 1 speed grade t dout t dp t din t py t eout t zl t zh t lz t hz t zls t zhs units 100 a 2 ma std. 0.60 15.86 0.04 1. 54 0.43 15.86 13.51 4.09 3.80 19.25 16.90 ns ?1 0.51 13.49 0.04 1.31 0.36 13.49 11.49 3.48 3.23 16.38 14.38 ns ?2 0.45 11.84 0.03 1.15 0.32 11.84 10.09 3.05 2.84 14.38 12.62 ns 100 a 4 ma std. 0.60 11.25 0.04 1.54 0.43 11.25 9.54 4.61 4.70 14.64 12.93 ns ?1 0.51 9.57 0.04 1.31 0.36 9.57 8.11 3.92 4.00 12.46 11.00 ns ?2 0.45 8.40 0.03 1.15 0.32 8.40 7.12 3.44 3.51 10.93 9.66 ns 100 a 6 ma std. 0.60 11.25 0.04 1.54 0.43 11.25 9.54 4.61 4.70 14.64 12.93 ns ?1 0.51 9.57 0.04 1.31 0.36 9.57 8.11 3.92 4.00 12.46 11.00 ns ?2 0.45 8.40 0.03 1.15 0.32 8.40 7.12 3.44 3.51 10.93 9.66 ns 100 a 8 ma std. 0.60 8.63 0.04 1.54 0.43 8.63 7.39 4.96 5.28 12.02 10.79 ns ?1 0.51 7.34 0.04 1.31 0.36 7.34 6.29 4.22 4.49 10.23 9.18 ns ?2 0.45 6.44 0.03 1.15 0.32 6.44 5.52 3.70 3.94 8.98 8.06 ns 100 a 16 ma std. 0.60 8.05 0.04 1.54 0.43 8.05 6.93 5.03 5.43 11.44 10.32 ns ?1 0.51 6.85 0.04 1.31 0.36 6.85 5.90 4.28 4.62 9.74 8.78 ns ?2 0.45 6.01 0.03 1.15 0.32 6.01 5.18 3.76 4.06 8.55 7.71 ns 100 a 24 ma std. 0.60 7.50 0.04 1. 54 0.43 7.50 6.90 5.13 6.00 10.89 10.29 ns ?1 0.51 6.38 0.04 1.31 0.36 6.38 5.87 4.36 5.11 9.27 8.76 ns ?2 0.45 5.60 0.03 1.15 0.32 5.60 5.15 3.83 4.48 8.13 7.69 ns notes: 1. please note that 3.3 v lvcmos wide range is applic able to 100 a drive stren gth only. the configuration will not operate at the equivalent software default drive strength. these values are for normal ranges only. 2. for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics v1.4 2-43 table 2-52 ? 3.3 v lvttl / 3.3 v lvcmos high slew commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v, worst-case v cci = 3.0 v applicable to standard plus i/o banks drive strength equiv. software default drive strength option 1 speed grade t dout t dp t din t py t eout t zl t zh t lz t hz t zls t zhs units 100 a 2 ma std. 0.60 11.14 0.04 1.52 0.43 11.14 9.54 3.51 3.61 14.53 12.94 ns ?1 0.51 9.48 0.04 1.29 0.36 9.48 8.12 2.99 3.07 12.36 11.00 ns ?2 0.45 8.32 0.03 1.14 0.32 8.32 7.13 2.62 2.70 10.85 9.66 ns 100 a 4 ma std. 0.60 6.96 0.04 1.52 0.43 6.96 5.79 3.99 4.45 10.35 9.19 ns ?1 0.51 5.92 0.04 1.29 0.36 5.92 4.93 3.39 3.78 8.81 7.82 ns ?2 0.45 5.20 0.03 1.14 0.32 5.20 4.33 2.98 3.32 7.73 6.86 ns 100 a 6 ma std. 0.60 6.96 0.04 1. 52 0.43 6.96 5.79 3.99 4.45 10.35 9.19 ns ?1 0.51 5.92 0.04 1.29 0.36 5.92 4.93 3.39 3.78 8.81 7.82 ns ?2 0.45 5.20 0.03 1.14 0.32 5.20 4.33 2.98 3.32 7.73 6.86 ns 100 a 8 ma std. 0.60 4.89 0.04 1.52 0.43 4.89 3.92 4.31 4.98 8.28 7.32 ns ?1 0.51 4.16 0.04 1.29 0.36 4.16 3.34 3.67 4.24 7.04 6.22 ns ?2 0.45 3.65 0.03 1.14 0.32 3.65 2.93 3.22 3.72 6.18 5.46 ns 100 a 16 ma std. 0.60 4.89 0.04 1.52 0.43 4.89 3.92 4.31 4.98 8.28 7.32 ns ?1 0.51 4.16 0.04 1.29 0.36 4.16 3.34 3.67 4.24 7.04 6.22 ns ?2 0.45 3.65 0.03 1.14 0.32 3.65 2.93 3.22 3.72 6.18 5.46 ns notes: 1. please note that 3.3 v lvcmos wide range is applic able to 100 a drive strength only. the configuration will not operate at the equivalent software default drive strength. these values are for normal ranges only. 2. software default select ion highlighted in gray. 3. for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics 2-44 v1.4 table 2-53 ? 3.3 v lvttl / 3.3 v lvcmos low slew commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v, worst-case v cci = 3.0 v applicable to standard plus i/o banks drive strength equiv. software default drive strength option 1 speed grade t dout t dp t din t py t eout t zl t zh t lz t hz t zls t zhs units 100 a 2 ma std. 0.60 14.97 0.04 1. 52 0.43 14.97 12.79 3.52 3.41 18.36 16.18 ns ?1 0.51 12.73 0.04 1.29 0.36 12.73 10.88 2.99 2.90 15.62 13.77 ns ?2 0.45 11.18 0.03 1.14 0.32 11.18 9.55 2.63 2.55 13.71 12.08 ns 100 a 4 ma std. 0.60 10.36 0.04 1.52 0.43 10.36 8.93 3.99 4.24 13.75 12.33 ns ?1 0.51 8.81 0.04 1.29 0.36 8.81 7.60 3.39 3.60 11.70 10.49 ns ?2 0.45 7.74 0.03 1.14 0.32 7.74 6.67 2.98 3.16 10.27 9.21 ns 100 a 6 ma std. 0.60 10.36 0.04 1.52 0.43 10.36 8.93 3.99 4.24 13.75 12.33 ns ?1 0.51 8.81 0.04 1.29 0.36 8.81 7.60 3.39 3.60 11.70 10.49 ns ?2 0.45 7.74 0.03 1.14 0.32 7.74 6.67 2.98 3.16 10.27 9.21 ns 100 a 8 ma std. 0.60 7.81 0.04 1.52 0.43 7.81 6.85 4.32 4.76 11.20 10.24 ns ?1 0.51 6.64 0.04 1.29 0.36 6.64 5.82 3.67 4.05 9.53 8.71 ns ?2 0.45 5.83 0.03 1.14 0.32 5.83 5.11 3.22 3.56 8.36 7.65 ns 100 a 16 ma std. 0.60 7.81 0.04 1.52 0.43 7.81 6.85 4.32 4.76 11.20 10.24 ns ?1 0.51 6.64 0.04 1.29 0.36 6.64 5.82 3.67 4.05 9.53 8.71 ns ?2 0.45 5.83 0.03 1.14 0.32 5.83 5.11 3.22 3.56 8.36 7.65 ns notes: 1. please note that 3.3 v lvcmos wide range is applic able to 100 a drive strength only. the configuration will not operate at the equivalent software default drive strength. these values are for normal ranges only. 2. for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics v1.4 2-45 table 2-54 ? 3.3 v lvttl / 3.3 v lvcmos high slew commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v, worst-case v cci = 3.0 v applicable to standard i/o banks drive strength equiv. software default drive strength option 1 speed grade t dout t dp t din t py t eout t zl t zh t lz t hz units 100 a 2 ma std. 0.60 10.93 0.04 1.52 0.43 10.93 9.46 3.20 3.32 ns ?1 0.51 9.29 0.04 1.29 0.36 9.29 8.04 2.72 2.82 ns ?2 0.45 8.16 0.03 1.13 0.32 8.16 7.06 2.39 2.48 ns 100 a 4 ma std. 0.60 10.93 0.04 1.52 0.43 10.93 9.46 3.20 3.32 ns ?1 0.51 9.29 0.04 1.29 0.36 9.29 8.04 2.72 2.82 ns ?2 0.45 8.16 0.03 1.13 0.32 8.16 7.06 2.39 2.48 ns 100 a 6 ma std. 0.60 6.82 0. 04 1.52 0.43 6.82 5.70 3.70 4.16 ns ?1 0.51 5.80 0.04 1.29 0.36 5.80 4.85 3.15 3.54 ns ?2 0.45 5.09 0.03 1.13 0.32 5.09 4.25 2.77 3.11 ns 100 a 8 ma std. 0.60 6.82 0.04 1.52 0.43 6.82 5.70 3.70 4.16 ns ?1 0.51 5.80 0.04 1.29 0.36 5.80 4.85 3.15 3.54 ns ?2 0.45 5.09 0.03 1.13 0.32 5.09 4.25 2.77 3.11 ns notes: 1. please note that 3.3 v lvcmos wide range is applic able to 100 a drive strength only. the configuration will not operate at the equivalent software defaul t drive strength. these values are for normal ranges only. 2. software default select ion highlighted in gray. 3. for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics 2-46 v1.4 table 2-55 ? 3.3 v lvttl / 3.3 v lvcmos low slew commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v, worst-case v cci = 3.0 v applicable to standard i/o banks drive strength equiv. software default drive strength option 1 speed grade t dout t dp t din t py t eout t zl t zh t lz t hz units 100 a 2 ma std. 0.60 14.64 0.04 1.52 0.43 14.64 12.97 3.21 3.15 ns ?1 0.51 12.45 0.04 1.29 0.36 12.45 11.04 2.73 2.68 ns ?2 0.45 10.93 0.03 1.13 0.32 10.93 9.69 2.39 2.35 ns 100 a 4 ma std. 0.60 14.64 0.04 1.52 0.43 14.64 12.97 3.21 3.15 ns ?1 0.51 12.45 0.04 1.29 0.36 12.45 11.04 2.73 2.68 ns ?2 0.45 10.93 0.03 1.13 0.32 10.93 9.69 2.39 2.35 ns 100 a 6 ma std. 0.60 10.16 0 .04 1.52 0.43 10.16 9.08 3.71 3.98 ns ?1 0.51 8.64 0.04 1.29 0.36 8.64 7.73 3.15 3.39 ns ?2 0.45 7.58 0.03 1.13 0.32 7.58 6.78 2.77 2.97 ns 100 a 8 ma std. 0.60 10.1 6 0.04 1.52 0.43 10.16 9.08 3.71 3.98 ns ?1 0.51 8.64 0.04 1.29 0.36 8.64 7.73 3.15 3.39 ns ?2 0.45 7.58 0.03 1.13 0.32 7.58 6.78 2.77 2.97 ns notes: 1. please note that 3.3 v lvcmos wide range is applic able to 100 a drive strength only. the configuration will not operate at the equivalent software default drive strength. these values are for normal ranges only. 2. for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics v1.4 2-47 2.5 v lvcmos low-voltage cmos for 2.5 v is an extension of the lvcmos standard (jesd8-5) used for general- purpose 2.5 v applications. it uses a 5 v?tolerant input buffer and push-pull output buffer. table 2-56 ? minimum and maximum dc input and output levels applicable to advanced i/o banks 2.5 v lvcmos v il v ih v ol v oh i ol i oh i osl i osh i il 1 i ih 2 drive strength min., v max., v min., v max., v max., v min., v ma ma max., ma 3 max., ma 3 a 4 a 4 2 ma ?0.3 0.7 1.7 2.7 0.7 1.7 2 2 18 16 10 10 4 ma ?0.3 0.7 1.7 2.7 0.7 1.7 4 4 18 16 10 10 6 ma ?0.3 0.7 1.7 2.7 0.7 1.7 6 6 37 32 10 10 8 ma ?0.3 0.7 1.7 2.7 0.7 1.7 8 8 37 32 10 10 12 ma ?0.3 0.7 1.7 2.7 0.7 1.7 12 12 74 65 10 10 16 ma ?0.3 0.7 1.7 2.7 0.7 1.7 16 16 87 83 10 10 24 ma ?0.3 0.7 1.7 2.7 0.7 1.7 24 24 124 169 10 10 notes: 1. i il is the input leakage current per i/o pin over re commended operation conditions where ?0.3 v < v in < v il . 2. i ih is the input leakage current per i/o pin over recommended operating conditions v ih < v in < v cci . input current is larger when operat ing outside recommended ranges 3. currents are measured at high temperature (100 c junction temperature) and maximum voltage. 4. currents are measured at 85c junction temperature. 5. software default selection highlighted in gray. table 2-57 ? minimum and maximum dc input and output levels applicable to standard plus i/o banks 2.5 v lvcmos v il v ih v ol v oh i ol i oh i osl i osh i il 1 i ih 2 drive strength min., v max., v min., v max., v max., v min., v ma ma max., ma 3 max., ma 3 a 4 a 4 2 ma ?0.3 0.7 1.7 2.7 0.7 1.7 2 2 18 16 10 10 4 ma ?0.3 0.7 1.7 2.7 0.7 1.7 4 4 18 16 10 10 6 ma ?0.3 0.7 1.7 2.7 0.7 1.7 6 6 37 32 10 10 8 ma ?0.3 0.7 1.7 2.7 0.7 1.7 8 8 37 32 10 10 12 ma ?0.3 0.7 1.7 2.7 0.7 1.7 12 12 74 65 10 10 notes: 1. i il is the input leakage current per i/o pin over recommended operation conditions where ?0.3 v < v in < v il . 2. i ih is the input leakage current per i/o pin over recommended operating conditions v ih < v in < v cci . input current is larger when operat ing outside recommended ranges 3. currents are measured at high temperature (100 c junction temperature) and maximum voltage. 4. currents are measured at 85c junction temperature. 5. software default selection highlighted in gray.
proasic3 dc and switching characteristics 2-48 v1.4 table 2-58 ? minimum and maximum dc input and output levels applicable to standard i/o banks 2.5 v lvcmos v il v ih v ol v oh i ol i oh i osl i osh i il 1 i ih 2 drive strength min., v max., v min., v max., v max., v min., v ma ma max., ma 3 max., ma 3 a 4 a 4 2 ma ?0.3 0.7 1.7 3.6 0.7 1.7 2 2 16 18 10 10 4 ma ?0.3 0.7 1.7 3.6 0.7 1.7 4 4 16 18 10 10 6 ma ?0.3 0.7 1.7 3.6 0.7 1.7 6 6 32 37 10 10 8 ma ?0.3 0.7 1.7 3.6 0.7 1.7 8 8 32 37 10 10 notes: 1. i il is the input leakage current per i/o pin over recommended operation conditions where ?0.3 v < v in < v il . 2. i ih is the input leakage current per i/o pin over recommended operating conditions v ih < v in < v cci . input current is larger when operat ing outside recommended ranges 3. currents are measured at high temperature (100 c junction temperature) and maximum voltage. 4. currents are measured at 85c junction temperature. 5. software default selection highlighted in gray. figure 2-7 ? ac loading table 2-59 ? ac waveforms, measuring points, and capacitive loads input low (v) input high (v) measuring point* (v) c load (pf) 02.51.235 * measuring point = v trip. see table 2-22 on page 2-21 for a complete table of trip points. test point test point enable path datapath 35 pf r = 1 k r to v cci for t lz /t zl /t zls r to gnd for t hz /t zh /t zhs 35 pf for t zh /t zh s/t zl /t zls 5 pf for t hz /t lz
proasic3 dc and switching characteristics v1.4 2-49 timing characteristics table 2-60 ? 2.5 v lvcmos high slew commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v, worst-case v cci = 2.3 v applicable to advanced i/o banks drive strength speed grade t dout t dp t din t py t eout t zl t zh t lz t hz t zls t zhs units 4 ma std. 0.60 8.66 0.04 1.31 0.43 7.83 8.66 2.68 2.30 10.07 10.90 ns ?1 0.51 7.37 0.04 1.11 0.36 6. 66 7.37 2.28 1.96 8.56 9.27 ns ?2 0.45 6.47 0.03 0.98 0.32 5. 85 6.47 2.00 1.72 7.52 8.14 ns 6 ma std. 0.60 5.17 0.04 1.31 0.43 5.04 5.17 3.05 3.00 7.27 7.40 ns ?1 0.51 4.39 0.04 1.11 0.36 4. 28 4.39 2.59 2.55 6.19 6.30 ns ?2 0.45 3.86 0.03 0.98 0.32 3. 76 3.86 2.28 2.24 5.43 5.53 ns 8 ma std. 0.60 5.17 0.04 1.31 0. 43 5.04 5.17 3.05 3.00 7.27 7.40 ns ?1 0.51 4.39 0.04 1.11 0.36 4. 28 4.39 2.59 2.55 6.19 6.30 ns ?2 0.45 3.86 0.03 0.98 0.32 3. 76 3.86 2.28 2.24 5.43 5.53 ns 12 ma std. 0.60 3.56 0.04 1.31 0.43 3.63 3.43 3.30 3.44 5.86 5.67 ns ?1 0.51 3.03 0.04 1.11 0.36 3.08 2.92 2.81 2.92 4.99 4.82 ns ?2 0.45 2.66 0.03 0.98 0.32 2.71 2.56 2.47 2.57 4.38 4.23 ns 16 ma std. 0.60 3.35 0.04 1.31 0.43 3.41 3.06 3.36 3.55 5.65 5.30 ns ?1 0.51 2.85 0.04 1.11 0.36 2. 90 2.60 2.86 3.02 4.81 4.51 ns ?2 0.45 2.50 0.03 0.98 0.32 2. 55 2.29 2.51 2.65 4.22 3.96 ns 24 ma std. 0.60 3.09 0.04 1.31 0.43 3.15 2.44 3.44 4.00 5.38 4.68 ns ?1 0.51 2.63 0.04 1.11 0.36 2. 68 2.08 2.92 3.40 4.58 3.98 ns ?2 0.45 2.31 0.03 0.98 0.32 2. 35 1.82 2.57 2.98 4.02 3.49 ns notes: 1. software default select ion highlighted in gray. 2. for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics 2-50 v1.4 table 2-61 ? 2.5 v lvcmos low slew commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v, worst-case v cci = 2.3 v applicable to advanced i/o banks drive strength speed grade t dout t dp t din t py t eout t zl t zh t lz t hz t zls t zhs units 4 ma std. 0.60 11.40 0.04 1.31 0.43 11.22 11.40 2.68 2.20 13.45 13.63 ns ?1 0.51 9.69 0.04 1.11 0.36 9. 54 9.69 2.28 1.88 11.44 11.60 ns ?2 0.45 8.51 0.03 0.98 0.32 8. 38 8.51 2.00 1.65 10.05 10.18 ns 6 ma std. 0.60 7.96 0.04 1.31 0.43 8.11 7.81 3.05 2.89 10.34 10.05 ns ?1 0.51 6.77 0.04 1.11 0.36 6. 90 6.65 2.59 2.46 8.80 8.55 ns ?2 0.45 5.94 0.03 0.98 0.32 6. 05 5.84 2.28 2.16 7.72 7.50 ns 8 ma std. 0.60 7.96 0.04 1.31 0. 43 8.11 7.81 3.05 2.89 10.34 10.05 ns ?1 0.51 6.77 0.04 1.11 0.36 6. 90 6.65 2.59 2.46 8.80 8.55 ns ?2 0.45 5.94 0.03 0.98 0.32 6. 05 5.84 2.28 2.16 7.72 7.50 ns 12 ma std. 0.60 6.18 0.04 1.31 0. 43 6.29 5.92 3.30 3.32 8.53 8.15 ns ?1 0.51 5.26 0.04 1.11 0.36 5. 35 5.03 2.81 2.83 7.26 6.94 ns ?2 0.45 4.61 0.03 0.98 0.32 4. 70 4.42 2.47 2.48 6.37 6.09 ns 16 ma std. 0.60 5.76 0.04 1.31 0.43 5.87 5.53 3.36 3.44 8.11 7.76 ns ?1 0.51 4.90 0.04 1.11 0.36 4. 99 4.70 2.86 2.92 6.90 6.60 ns ?2 0.45 4.30 0.03 0.98 0.32 4. 38 4.13 2.51 2.57 6.05 5.80 ns 24 ma std. 0.60 5.51 0.04 1.31 0.43 5.50 5.51 3.43 3.87 7.74 7.74 ns ?1 0.51 4.68 0.04 1.11 0.36 4. 68 4.68 2.92 3.29 6.58 6.59 ns ?2 0.45 4.11 0.03 0.98 0.32 4. 11 4.11 2.56 2.89 5.78 5.78 ns note: for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics v1.4 2-51 table 2-62 ? 2.5 v lvcmos high slew commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v, worst-case v cci = 2.3 v applicable to standard plus i/o banks drive strength speed grade t dout t dp t din t py t eout t zl t zh t lz t hz t zls t zhs units 4 ma std. 0.66 8.28 0.04 1.30 0. 43 7.41 8.28 2.25 2.07 9.64 10.51 ns ?1 0.56 7.04 0.04 1.10 0.36 6. 30 7.04 1.92 1.76 8.20 8.94 ns ?2 0.49 6.18 0.03 0.97 0.32 5. 53 6.18 1.68 1.55 7.20 7.85 ns 6 ma std. 0.66 4.85 0.04 1.30 0.43 4.65 4.85 2.59 2. 71 6.88 7.09 ns ?1 0.56 4.13 0.04 1.10 0.36 3. 95 4.13 2.20 2.31 5.85 6.03 ns ?2 0.49 3.62 0.03 0.97 0.32 3. 47 3.62 1.93 2.02 5.14 5.29 ns 8 ma std. 0.66 4.85 0.04 1.30 0. 43 4.65 4.85 2.59 2. 71 6.88 7.09 ns ?1 0.56 4.13 0.04 1.10 0.36 3. 95 4.13 2.20 2.31 5.85 6.03 ns ?2 0.49 3.62 0.03 0.97 0.32 3. 47 3.62 1.93 2.02 5.14 5.29 ns 12 ma std. 0.66 3.21 0.04 1.30 0.43 3.27 3.14 2.82 3.11 5.50 5.38 ns ?1 0.56 2.73 0.04 1.10 0.36 2.78 2.67 2.40 2.65 4.68 4.57 ns ?2 0.49 2.39 0.03 0.97 0.32 2.44 2.35 2.11 2.32 4.11 4.02 ns notes: 1. software default select ion highlighted in gray. 2. for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values. table 2-63 ? 2.5 v lvcmos low slew commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v, worst-case v cci = 2.3 v applicable to standard plus i/o banks drive strength speed grade t dout t dp t din t py t eout t zl t zh t lz t hz t zls t zhs units 4 ma std. 0.66 10.84 0.04 1.30 0.43 10.64 10.84 2.26 1.99 12.87 13.08 ns ?1 0.56 9.22 0.04 1.10 0.36 9. 05 9.22 1.92 1.69 10.95 11.12 ns ?2 0.49 8.10 0.03 0.97 0.32 7. 94 8.10 1.68 1.49 9.61 9.77 ns 6 ma std. 0.66 7.37 0.04 1.30 0.43 7.50 7.36 2.59 2.61 9.74 9.60 ns ?1 0.56 6.27 0.04 1.10 0.36 6. 38 6.26 2.20 2.22 8.29 8.16 ns ?2 0.49 5.50 0.03 0.97 0.32 5. 60 5.50 1.93 1.95 7.27 7.17 ns 8 ma std. 0.66 7.37 0.04 1.30 0. 43 7.50 7.36 2.59 2.61 9.74 9.60 ns ?1 0.56 6.27 0.04 1.10 0.36 6. 38 6.26 2.20 2.22 8.29 8.16 ns ?2 0.49 5.50 0.03 0.97 0.32 5. 60 5.50 1.93 1.95 7.27 7.17 ns 12 ma std. 0.66 5.63 0.04 1.30 0. 43 5.73 5.51 2.83 3.01 7.97 7.74 ns ?1 0.56 4.79 0.04 1.10 0.36 4. 88 4.68 2.41 2.56 6.78 6.59 ns ?2 0.49 4.20 0.03 0.97 0.32 4. 28 4.11 2.11 2.25 5.95 5.78 ns note: for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics 2-52 v1.4 table 2-64 ? 2.5 v lvcmos high slew commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v, worst-case v cci = 3.0 v applicable to standard i/o banks drive strength speed grade t dout t dp t din t py t eout t zl t zh t lz t hz units 2 ma std. 0.66 8.20 0.04 1.29 0.43 7.24 8.20 2.03 1.91 ns ?1 0.56 6.98 0.04 1.10 0. 36 6.16 6.98 1.73 1.62 ns ?2 0.49 6.13 0.03 0.96 0. 32 5.41 6.13 1.52 1.43 ns 4 ma std. 0.66 8.20 0.04 1.29 0.43 7.24 8.20 2.03 1.91 ns ?1 0.56 6.98 0.04 1.10 0. 36 6.16 6.98 1.73 1.62 ns ?2 0.49 6.13 0.03 0.96 0. 32 5.41 6.13 1.52 1.43 ns 6 ma std. 0.66 4.77 0.04 1.29 0.43 4.55 4.77 2.38 2.55 ns ?1 0.56 4.05 0.04 1.10 0. 36 3.87 4.05 2.03 2.17 ns ?2 0.49 3.56 0.03 0.96 0. 32 3.40 3.56 1.78 1.91 ns 8 ma std. 0.66 4.77 0.04 1.29 0.43 4.55 4.77 2.38 2.55 ns ?1 0.56 4.05 0.04 1.10 0.36 3.87 4.05 2.03 2.17 ns ?2 0.49 3.56 0.03 0.96 0.32 3.40 3.56 1.78 1.91 ns notes: 1. software default select ion highlighted in gray. 2. for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values. table 2-65 ? 2.5 v lvcmos low slew commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v, worst-case v cci = 3.0 v applicable to standard i/o banks drive strength speed grade t dout t dp t din t py t eout t zl t zh t lz t hz units 2 ma std. 0.66 11.00 0.04 1.29 0.43 10.37 11.00 2.03 1.83 ns ?1 0.56 9.35 0.04 1.10 0. 36 8.83 9.35 1.73 1.56 ns ?2 0.49 8.21 0.03 0.96 0. 32 7.75 8.21 1.52 1.37 ns 4 ma std. 0.66 11.00 0.04 1.29 0.43 10.37 11.00 2.03 1.83 ns ?1 0.56 9.35 0.04 1.10 0. 36 8.83 9.35 1.73 1.56 ns ?2 0.49 8.21 0.03 0.96 0. 32 7.75 8.21 1.52 1.37 ns 6 ma std. 0.66 7.50 0.04 1.29 0.43 7.36 7.50 2.39 2.46 ns ?1 0.56 6.38 0.04 1.10 0. 36 6.26 6.38 2.03 2.10 ns ?2 0.49 5.60 0.03 0.96 0. 32 5.49 5.60 1.78 1.84 ns 8 ma std. 0.66 7.50 0.04 1.29 0.43 7.36 7.50 2.39 2.46 ns ?1 0.56 6.38 0.04 1.10 0. 36 6.26 6.38 2.03 2.10 ns ?2 0.49 5.60 0.03 0.96 0. 32 5.49 5.60 1.78 1.84 ns note: for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics v1.4 2-53 1.8 v lvcmos low-voltage cmos for 1.8 v is an extension of the lvcmos standard (jesd8-5) used for general- purpose 1.8 v applications. it uses a 1.8 v input buffer and a push-pull output buffer. table 2-66 ? minimum and maximum dc input and output levels applicable to advanced i/o banks 1.8 v lvcmos v il v ih v ol v oh i ol i oh i osl i osh i il 1 i ih 2 drive strength min., v max., v min., v max., v max., v min., v ma ma max., ma 3 max., ma 3 a 4 a 4 2 ma ?0.3 0.35 * v cci 0.65 * v cci 1.9 0.45 v cci ? 0.45 2 2 11 9 10 10 4 ma ?0.3 0.35 * v cci 0.65 * v cci 1.9 0.45 v cci ? 0.45 4 4 22 17 10 10 6 ma ?0.3 0.35 * v cci 0.65 * v cci 1.9 0.45 v cci ? 0.45 6 6 44 35 10 10 8 ma ?0.3 0.35 * v cci 0.65 * v cci 1.9 0.45 v cci ? 0.45 8 8 51 45 10 10 12 ma ?0.3 0.35 * v cci 0.65 * v cci 1.9 0.45 v cci ? 0.45 12 12 74 91 10 10 16 ma ?0.3 0.35 * v cci 0.65 * v cci 1.9 0.45 v cci ? 0.45 16 16 74 91 10 10 notes: 1. i il is the input leakage current per i/o pin over re commended operation conditions where ?0.3 v < v in < v il . 2. i ih is the input leakage current per i/o pin over recommended operating conditions v ih < v in < v cci . input current is larger when operat ing outside recommended ranges 3. currents are measured at high temperature (100 c junction temperature) and maximum voltage. 4. currents are measured at 85c junction temperature. 5. software default selection highlighted in gray. table 2-67 ? minimum and maximum dc input and output levels applicable to standard plus i/o i/o banks 1.8 v lvcmos v il v ih v ol v oh i ol i oh i osl i osh i il 1 i ih 2 drive strength min., v max., v min., v max., v max., v min., v ma ma max., ma 3 max., ma 3 a 4 a 4 2 ma ?0.3 0.35 * v cci 0.65 * v cci 3.6 0.45 v cci ? 0.45 2 2 11 9 10 10 4 ma ?0.3 0.35 * v cci 0.65 * v cci 3.6 0.45 v cci ? 0.45 4 4 22 17 10 10 6 ma ?0.3 0.35 * v cci 0.65 * v cci 3.6 0.45 v cci ? 0.45 6 6 44 35 10 10 8 ma ?0.3 0.35 * v cci 0.65 * v cci 3.6 0.45 v cci ? 0.45 8 8 44 35 10 10 notes: 1. i il is the input leakage current per i/o pin over recommended operation conditions where ?0.3 v < v in < v il . 2. i ih is the input leakage current per i/o pin over recommended operating conditions v ih < v in proasic3 dc and switching characteristics 2-54 v1.4 table 2-68 ? minimum and maximum dc input and output levels applicable to standard i/o banks 1.8 v lvcmos v il v ih v ol v oh i ol i oh i osl i osh i il 1 i ih 2 drive strength min., v max., v min., v max., v max., v min., v ma ma max., ma 3 max., ma 3 a 4 a 4 2 ma ?0.3 0.35 * v cci 0.65 * v cci 3.6 0.45 v cci ? 0.45 2 2 9 11 10 10 4 ma ?0.3 0.35 * v cci 0.65 * v cci 3.6 0.45 v cci ? 0.45 4 4 17 22 10 10 notes: 1. i il is the input leakag e current per i/o pin over recommended operation conditions where ?0.3 v < v in < v il . 2. i ih is the input leakage current per i/o pin over recommended operating conditions v ih < v in < v cci . input current is larger when operat ing outside reco mmended ranges 3. currents are measured at high temperature (100 c junction temperature) and maximum voltage. 4. currents are measured at 85c junction temperature. 5. software default select ion highlighted in gray. figure 2-8 ? ac loading table 2-69 ? ac waveforms, measuring points, and capacitive loads input low (v) input high (v) measuring point* (v) c load (pf) 01.80.935 * measuring point = v trip. see table 2-22 on page 2-21 for a complete table of trip points. test point test point enable path datapath 35 pf r = 1 k r to v cci for t lz /t zl /t zls r to gnd for t hz /t zh /t zhs 35 pf for t zh /t zh s/t zl /t zls 5 pf for t hz /t lz
proasic3 dc and switching characteristics v1.4 2-55 timing characteristics table 2-70 ? 1.8 v lvcmos high slew commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v, worst-case v cci = 1.7 v applicable to advanced i/o banks drive strength speed grade t dout t dp t din t py t eout t zl t zh t lz t hz t zls t zhs units 2 ma std. 0.66 11.86 0.04 1.22 0.4 3 9.14 11.86 2.77 1.66 11.37 14.10 ns ?1 0.56 10.09 0.04 1.04 0.36 7.77 10.09 2.36 1.41 9.67 11.99 ns ?2 0.49 8.86 0.03 0.91 0.32 6. 82 8.86 2.07 1.24 8.49 10.53 ns 4 ma std. 0.66 6.91 0.04 1.22 0. 43 5.86 6.91 3.22 2.84 8.10 9.15 ns ?1 0.56 5.88 0.04 1.04 0.36 4. 99 5.88 2.74 2.41 6.89 7.78 ns ?2 0.49 5.16 0.03 0.91 0.32 4. 38 5.16 2.41 2.12 6.05 6.83 ns 6 ma std. 0.66 4.45 0.04 1.22 0.43 4.18 4.45 3.53 3.38 6.42 6.68 ns ?1 0.56 3.78 0.04 1.04 0.36 3. 56 3.78 3.00 2.88 5.46 5.69 ns ?2 0.49 3.32 0.03 0.91 0.32 3. 12 3.32 2.64 2.53 4.79 4.99 ns 8 ma std. 0.66 3.92 0.04 1.22 0.43 3.93 3.92 3.60 3.52 6.16 6.16 ns ?1 0.56 3.34 0.04 1.04 0.36 3. 34 3.34 3.06 3.00 5.24 5.24 ns ?2 0.49 2.93 0.03 0.91 0.32 2. 93 2.93 2.69 2.63 4.60 4.60 ns 12 ma std. 0.66 3.53 0.04 1.22 0.43 3.60 3.04 3.70 4.08 5.84 5.28 ns ?1 0.56 3.01 0.04 1.04 0.36 3.06 2.59 3.15 3.47 4.96 4.49 ns ?2 0.49 2.64 0.03 0.91 0.32 2.69 2.27 2.76 3.05 4.36 3.94 ns 16 ma std. 0.66 3.53 0.04 1.22 0.43 3.60 3.04 3.70 4.08 5.84 5.28 ns ?1 0.56 3.01 0.04 1.04 0.36 3. 06 2.59 3.15 3.47 4.96 4.49 ns ?2 0.49 2.64 0.03 0.91 0.32 2. 69 2.27 2.76 3.05 4.36 3.94 ns notes: 1. software default select ion highlighted in gray. 2. for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics 2-56 v1.4 table 2-71 ? 1.8 v lvcmos low slew commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v, worst-case v cci = 1.7 v applicable to advanced i/o banks drive strength speed grade t dout t dp t din t py t eout t zl t zh t lz t hz t zls t zhs units 2 ma std. 0.66 15.53 0.04 1.22 0.43 14.11 15.53 2.78 1.60 16.35 17.77 ns ?1 0.56 13.21 0.04 1.04 0.36 12.01 13.21 2.36 1.36 13.91 15.11 ns ?2 0.49 11.60 0.03 0.91 0.32 10.54 11.60 2.07 1.19 12.21 13.27 ns 4 ma std. 0.66 10.48 0.04 1.22 0.43 10.41 10.48 3.23 2.73 12.65 12.71 ns ?1 0.56 8.91 0.04 1.04 0.36 8.86 8.91 2.75 2.33 10.76 10.81 ns ?2 0.49 7.82 0.03 0.91 0.32 7. 77 7.82 2.41 2.04 9.44 9.49 ns 6 ma std. 0.66 8.05 0.04 1.22 0.43 8.20 7.84 3.54 3.27 10.43 10.08 ns ?1 0.56 6.85 0.04 1.04 0.36 6. 97 6.67 3.01 2.78 8.88 8.57 ns ?2 0.49 6.01 0.03 0.91 0.32 6. 12 5.86 2.64 2.44 7.79 7.53 ns 8 ma std. 0.66 7.50 0.04 1.22 0.43 7.64 7.30 3.61 3.41 9.88 9.53 ns ?1 0.56 6.38 0.04 1.04 0.36 6. 50 6.21 3.07 2.90 8.40 8.11 ns ?2 0.49 5.60 0.03 0.91 0.32 5. 71 5.45 2.69 2.55 7.38 7.12 ns 12 ma std. 0.66 7.29 0.04 1.22 0.43 7.23 7.29 3.71 3.95 9.47 9.53 ns ?1 0.56 6.20 0.04 1.04 0.36 6. 15 6.20 3.15 3.36 8.06 8.11 ns ?2 0.49 5.45 0.03 0.91 0.32 5. 40 5.45 2.77 2.95 7.07 7.12 ns 16 ma std. 0.66 7.29 0.04 1.22 0.43 7.23 7.29 3.71 3.95 9.47 9.53 ns ?1 0.56 6.20 0.04 1.04 0.36 6. 15 6.20 3.15 3.36 8.06 8.11 ns ?2 0.49 5.45 0.03 0.91 0.32 5. 40 5.45 2.77 2.95 7.07 7.12 ns note: for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics v1.4 2-57 table 2-72 ? 1.8 v lvcmos high slew commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v, worst-case v cci = 1.7 v applicable to standard plus i/o banks drive strength speed grade t dout t dp t din t py t eout t zl t zh t lz t hz t zls t zhs units 2 ma std. 0.66 11.33 0.04 1.20 0.43 8.72 11.33 2.24 1.52 10.96 13.57 ns ?1 0.56 9.64 0.04 1.02 0.36 7. 42 9.64 1.91 1.29 9.32 11.54 ns ?2 0.49 8.46 0.03 0.90 0.32 6. 51 8.46 1.68 1.14 8.18 10.13 ns 4 ma std. 0.66 6.48 0.04 1.20 0. 43 5.48 6.48 2.65 2.60 7.72 8.72 ns ?1 0.56 5.51 0.04 1.02 0.36 4. 66 5.51 2.25 2.21 6.56 7.42 ns ?2 0.49 4.84 0.03 0.90 0.32 4. 09 4.84 1.98 1.94 5.76 6.51 ns 6 ma std. 0.66 4.06 0.04 1.20 0.43 3.84 4.06 2.93 3.10 6.07 6.30 ns ?1 0.56 3.45 0.04 1.02 0.36 3. 27 3.45 2.49 2.64 5.17 5.36 ns ?2 0.49 3.03 0.03 0.90 0.32 2. 87 3.03 2.19 2.32 4.54 4.70 ns 8 ma std. 0.66 4.06 0.04 1.20 0.43 3.84 4.06 2.93 3.10 6.07 6.30 ns ?1 0.56 3.45 0.04 1.02 0.36 3.27 3.45 2.49 2.64 5.17 5.36 ns ?2 0.49 3.03 0.03 0.90 0.32 2.87 3.03 2.19 2.32 4.54 4.70 ns notes: 1. software default select ion highlighted in gray. 2. for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics 2-58 v1.4 table 2-73 ? 1.8 v lvcmos low slew commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v, worst-case v cci = 1.7 v applicable to standard plus i/o banks drive strength speed grade t dout t dp t din t py t eout t zl t zh t lz t hz t zls t zhs units 2 ma std. 0.66 14.80 0. 04 1.20 0.43 13.49 14.80 2.25 1.46 15.73 17.04 ns ?1 0.56 12.59 0.04 1.02 0.36 11.4 8 12.59 1.91 1.25 13.38 14.49 ns ?2 0.49 11.05 0.03 0.90 0.32 10.0 8 11.05 1.68 1.09 11.75 12.72 ns 4 ma std. 0.66 9.90 0.04 1.20 0. 43 9.73 9.90 2.65 2.50 11.97 12.13 ns ?1 0.56 8.42 0.04 1.02 0.36 8. 28 8.42 2.26 2.12 10.18 10.32 ns ?2 0.49 7.39 0.03 0.90 0.32 7. 27 7.39 1.98 1.86 8.94 9.06 ns 6 ma std. 0.66 7.44 0.04 1.20 0.43 7.58 7.32 2.94 2.99 9.81 9.56 ns ?1 0.56 6.33 0.04 1.02 0.36 6. 44 6.23 2.50 2.54 8.35 8.13 ns ?2 0.49 5.55 0.03 0.90 0.32 5. 66 5.47 2.19 2.23 7.33 7.14 ns 8 ma std. 0.66 7.44 0.04 1.20 0. 43 7.58 7.32 2.94 2.99 9.81 9.56 ns ?1 0.56 6.33 0.04 1.02 0.36 6. 44 6.23 2.50 2.54 8.35 8.13 ns ?2 0.49 5.55 0.03 0.90 0.32 5. 66 5.47 2.19 2.23 7.33 7.14 ns note: for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values. table 2-74 ? 1.8 v lvcmos high slew commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v, worst-case v cci = 1.7 v applicable to standard i/o banks drive strength speed grade t dout t dp t din t py t eout t zl t zh t lz t hz units 2 ma std. 0.66 11.21 0.04 1. 20 0.43 8.53 11.21 1.99 1.21 ns ?1 0.56 9.54 0.04 1.02 0. 36 7.26 9.54 1.69 1.03 ns ?2 0.49 8.37 0.03 0.90 0. 32 6.37 8.37 1.49 0.90 ns 4 ma std. 0.66 6.34 0.04 1.20 0.43 5.38 6.34 2.41 2.48 ns ?1 0.56 5.40 0.04 1.02 0.36 4.58 5.40 2.05 2.11 ns ?2 0.49 4.74 0.03 0.90 0.32 4.02 4.74 1.80 1.85 ns notes: 1. software default select ion highlighted in gray. 2. for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics v1.4 2-59 table 2-75 ? 1.8 v lvcmos low slew commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v, worst-case v cci = 3.0 v applicable to standard i/o banks drive strength speed grade t dout t dp t din t py t eout t zl t zh t lz t hz units 2 ma std. 0.66 15.01 0.04 1.20 0.43 13.15 15.01 1.99 1.99 ns ?1 0.56 12.77 0.04 1.02 0.36 11.19 12.77 1.70 1.70 ns ?2 0.49 11.21 0.03 0.90 0.32 9.82 11.21 1.49 1.49 ns 4 ma std. 0.66 10.10 0.04 1.20 0.43 9.55 10.10 2.41 2.37 ns ?1 0.56 8.59 0.04 1.02 0. 36 8.13 8.59 2.05 2.02 ns ?2 0.49 7.54 0.03 0.90 0. 32 7.13 7.54 1.80 1.77 ns note: for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics 2-60 v1.4 1.5 v lvcmos (jesd8-11) low-voltage cmos for 1.5 v is an extension of the lvcmos standard (jesd8-5) used for general- purpose 1.5 v applications. it uses a 1.5 v input buffer and a push-pull output buffer. table 2-76 ? minimum and maximum dc input and output levels applicable to advanced i/o banks 1.5 v lvcmos v il v ih v ol v oh i ol i oh i osl i osh i il 1 i ih 2 drive strength min., v max., v min., v max., v max., v min., v ma ma max., ma 3 max., ma 3 a 4 a 4 2 ma ?0.3 0.35 * v cci 0.65 * v cci 1.575 0.25 * v cci 0.75 * v cci 2 2 16 13 10 10 4 ma ?0.3 0.35 * v cci 0.65 * v cci 1.575 0.25 * v cci 0.75 * v cci 4 4 33 25 10 10 6 ma ?0.3 0.35 * v cci 0.65 * v cci 1.575 0.25 * v cci 0.75 * v cci 6 6 39 32 10 10 8 ma ?0.3 0.35 * v cci 0.65 * v cci 1.575 0.25 * v cci 0.75 * v cci 8 8 55 66 10 10 12 ma ?0.3 0.35 * v cci 0.65 * v cci 1.575 0.25 * v cci 0.75 * v cci 12 12 55 66 10 10 notes: 1. i il is the input leakage current per i/o pin over recommended operation cond itions where ?0.3 v < v in < v il . 2. i ih is the input leakage current per i/o pin over recommended oper ating conditions v ih < v in < v cci . input current is larger when operat ing outside recommended ranges 3. currents are measured at high temperature (100 c junction temperature) and maximum voltage. 4. currents are measured at 85c junction temperature. 5. software default selection highlighted in gray. table 2-77 ? minimum and maximum dc input and output levels applicable to standard plus i/o banks 1.5 v lvcmos v il v ih v ol v oh i ol i oh i osl i osh i il 1 i ih 2 drive strength min., v max., v min., v max., v max., v min., v ma ma max., ma 3 max., ma 3 a 4 a 4 2 ma ?0.3 0.35 * v cci 0.65 * v cci 1.575 0.25 * v cci 0.75 * v cci 2 2 16 13 10 10 4 ma ?0.3 0.35 * v cci 0.65 * v cci 1.575 0.25 * v cci 0.75 * v cci 4 4 33 25 10 10 notes: 1. i il is the input leakage current per i/o pin over recommended operation cond itions where ?0.3 v < v in < v il . 2. i ih is the input leakage current per i/o pin over recommended operating conditions v ih < v in < v cci . input current is larger when operat ing outside recommended ranges 3. currents are measured at high temperature (100 c junction temperature) and maximum voltage. 4. currents are measured at 85c junction temperature. 5. software default selection highlighted in gray.
proasic3 dc and switching characteristics v1.4 2-61 table 2-78 ? minimum and maximum dc input and output levels applicable to standard i/o banks 1.5 v lvcmos v il v ih v ol v oh i ol i oh i osl i osh i il 1 i ih 2 drive strength min., v max., v min., v max., v max., v min., v ma ma max., ma 3 max., ma 3 a 4 a 4 2 ma ?0.3 0.35 * v cci 0.65 * v cci 3.6 0.25 * v cci 0.75 * v cci 2 2 13 16 10 10 notes: 1. i il is the input leakag e current per i/o pin over recommended operation conditions where ?0.3 v < v in < v il . 2. i ih is the input leakage current per i/o pi n over recommended operating conditions v ih proasic3 dc and switching characteristics 2-62 v1.4 timing characteristics table 2-80 ? 1.5 v lvcmos high slew commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v, worst-case v cci = 1.4 v applicable to advanced i/o banks drive strength speed grade t dout t dp t din t py t eout t zl t zh t lz t hz t zls t zhs units 2 ma std. 0.66 8.36 0.04 1.44 0. 43 6.82 8.36 3.39 2.77 9.06 10.60 ns ?1 0.56 7.11 0.04 1.22 0.36 5. 80 7.11 2.88 2.35 7.71 9.02 ns ?2 0.49 6.24 0.03 1.07 0.32 5. 10 6.24 2.53 2.06 6.76 7.91 ns 4 ma std. 0.66 5.31 0.04 1.44 0. 43 4.85 5.31 3.74 3.40 7.09 7.55 ns ?1 0.56 4.52 0.04 1.22 0.36 4. 13 4.52 3.18 2.89 6.03 6.42 ns ?2 0.49 3.97 0.03 1.07 0.32 3. 62 3.97 2.79 2.54 5.29 5.64 ns 6 ma std. 0.66 4.67 0.04 1.44 0. 43 4.55 4.67 3.82 3.56 6.78 6.90 ns ?1 0.56 3.97 0.04 1.22 0.36 3. 87 3.97 3.25 3.03 5.77 5.87 ns ?2 0.49 3.49 0.03 1.07 0.32 3. 40 3.49 2.85 2.66 5.07 5.16 ns 8 ma std. 0.66 4.08 0.04 1.44 0. 43 4.15 3.58 3.94 4.20 6.39 5.81 ns ?1 0.56 3.47 0.04 1.22 0.36 3. 53 3.04 3.36 3.58 5.44 4.95 ns ?2 0.49 3.05 0.03 1.07 0.32 3. 10 2.67 2.95 3.14 4.77 4.34 ns 12 ma std. 0.66 4.08 0.04 1.44 0.43 4.15 3.58 3.94 4.20 6.39 5.81 ns ?1 0.56 3.47 0.04 1.22 0.36 3.53 3.04 3.36 3.58 5.44 4.95 ns ?2 0.49 3.05 0.03 1.07 0.32 3.10 2.67 2.95 3.14 4.77 4.34 ns notes: 1. software default select ion highlighted in gray. 2. for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics v1.4 2-63 table 2-81 ? 1.5 v lvcmos low slew commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v, worst-case v cci = 1.4 v applicable to advanced i/o banks drive strength speed grade t dout t dp t din t py t eout t zl t zh t lz t hz t zls t zhs units 2 ma std. 0.66 12.78 0.04 1.44 0.43 12.81 12.78 3.40 2.64 15.05 15.02 ns ?1 0.56 10.87 0.04 1.22 0.36 10.90 10.87 2.89 2.25 12.80 12.78 ns ?2 0.49 9.55 0.03 1.07 0.32 9.57 9.55 2.54 1.97 11.24 11.22 ns 4 ma std. 0.66 10.01 0.04 1.44 0.43 10.19 9.55 3.75 3.27 12.43 11.78 ns ?1 0.56 8.51 0.04 1.22 0.36 8.67 8.12 3.19 2.78 10.57 10.02 ns ?2 0.49 7.47 0.03 1.07 0.32 7. 61 7.13 2.80 2.44 9.28 8.80 ns 6 ma std. 0.66 9.33 0.04 1.44 0.43 9.51 8.89 3.83 3.43 11.74 11.13 ns ?1 0.56 7.94 0.04 1.22 0.36 8. 09 7.56 3.26 2.92 9.99 9.47 ns ?2 0.49 6.97 0.03 1.07 0.32 7. 10 6.64 2.86 2.56 8.77 8.31 ns 8 ma std. 0.66 8.91 0.04 1.44 0.43 9.07 8.89 3.95 4.05 11.31 11.13 ns ?1 0.56 7.58 0.04 1.22 0.36 7. 72 7.57 3.36 3.44 9.62 9.47 ns ?2 0.49 6.65 0.03 1.07 0.32 6. 78 6.64 2.95 3.02 8.45 8.31 ns 12 ma std. 0.66 8.91 0.04 1.44 0.43 9.07 8.89 3.95 4.05 11.31 11.13 ns ?1 0.56 7.58 0.04 1.22 0.36 7. 72 7.57 3.36 3.44 9.62 9.47 ns ?2 0.49 6.65 0.03 1.07 0.32 6. 78 6.64 2.95 3.02 8.45 8.31 ns note: for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics 2-64 v1.4 table 2-82 ? 1.5 v lvcmos high slew commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v, worst-case v cci = 1.4 v applicable to standard plus i/o banks drive strength speed grade t dout t dp t din t py t eout t zl t zh t lz t hz t zls t zhs units 2 ma std. 0.66 7.83 0.04 1.42 0. 43 6.42 7.83 2.71 2.55 8.65 10.07 ns ?1 0.56 6.66 0.04 1.21 0.36 5. 46 6.66 2.31 2.17 7.36 8.56 ns ?2 0.49 5.85 0.03 1.06 0.32 4. 79 5.85 2.02 1.90 6.46 7.52 ns 4 ma std. 0.66 4.84 0.04 1.42 0.43 4.49 4.84 3.03 3.13 6.72 7.08 ns ?1 0.56 4.12 0.04 1.21 0.36 3.82 4.12 2.58 2.66 5.72 6.02 ns ?2 0.49 3.61 0.03 1.06 0.32 3.35 3.61 2.26 2.34 5.02 5.28 ns notes: 1. software default select ion highlighted in gray. 2. for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values. table 2-83 ? 1.5 v lvcmos low slew commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v, worst-case v cci = 1.4 v applicable to standard plus i/o banks drive strength speed grade t dout t dp t din t py t eout t zl t zh t lz t hz t zls t zhs units 2 ma std. 0.66 12.08 0.04 1.42 0.43 12.01 12.08 2.72 2.43 14.24 14.31 ns ?1 0.56 10.27 0.04 1.21 0.36 10.21 10.27 2.31 2.06 12.12 12.18 ns ?2 0.49 9.02 0.03 1.06 0.32 8.97 9.02 2.03 1.81 10.64 10.69 ns 4 ma std. 0.66 9.28 0.04 1.42 0.43 9.45 8.91 3.04 3.00 11.69 11.15 ns ?1 0.56 7.89 0.04 1.21 0.36 8. 04 7.58 2.58 2.55 9.94 9.49 ns ?2 0.49 6.93 0.03 1.06 0.32 7. 06 6.66 2.27 2.24 8.73 8.33 ns note: for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values. table 2-84 ? 1.5 v lvcmos high slew commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v, worst-case v cci = 3.0 v applicable to standard i/o banks drive strength speed grade t dout t dp t din t py t eout t zl t zh t lz t hz units 2 ma std. 0.66 7.65 0.04 1.42 0.43 6.31 7.65 2.45 2.45 ns ?1 0.56 6.50 0.04 1.21 0.36 5.37 6.50 2.08 2.08 ns ?2 0.49 5.71 0.03 1.06 0.32 4.71 5.71 1.83 1.83 ns notes: 1. software default select ion highlighted in gray. 2. for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics v1.4 2-65 table 2-85 ? 1.5 v lvcmos low slew commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v, worst-case v cci = 3.0 v applicable to standard i/o banks drive strength speed grade t dout t dp t din t py t eout t zl t zh t lz t hz units 2 ma std. 0.66 12.33 0.04 1.42 0.43 11.79 12.33 2.45 2.32 ns ?1 0.56 10.49 0.04 1.21 0.36 10.03 10.49 2.08 1.98 ns ?2 0.49 9.21 0.03 1.06 0. 32 8.81 9.21 1.83 1.73 ns note: for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics 2-66 v1.4 3.3 v pci, 3.3 v pci-x peripheral component interface for 3.3 v standard specifies support for 33 mhz and 66 mhz pci bus applications. ac loadings are defined per the pc i/pci-x specifications for the da tapath; actel loadings for enable path characterization are described in figure 2-10 . ac loadings are defi ned per pci/pci-x specifications for the datapath; actel loading for tristate is described in table 2-87 . timing characteristics table 2-86 ? minimum and maximum dc input and output levels 3.3 v pci/pci-x v il v ih v ol v oh i ol i oh i osl i osh i il i ih drive strength min, v max, v min, v max, v max, v min, v ma ma max, ma 1 max, ma 1 a 2 a 2 per pci specification per pci curves 10 10 notes: 1. currents are measured at high temperature (100 c junction temperatur e) and maximum voltage. 2. currents are measured at 85c junction temperature. figure 2-10 ? ac loading test point enable path r to v for t /t /t cci lz zl zls 10 pf for t /t /t /t zh zhs zls zl 5 pf for t hz /t lz r to gnd for t /t /t hz zh zh s r = 1 k test point datapath r = 25 r to v cci for t dp (f) r to gnd for t dp (r) table 2-87 ? ac waveforms, measuring points, and capacitive loads input low (v) input high (v) measuring point* (v) c load (pf) 0 3.3 0.285 * v cci for t dp(r) 0.615 * v cci for t dp(f) 10 * measuring point = v trip. see table 2-22 on page 2-21 for a complete table of trip points. table 2-88 ? 3.3 v pci/pci-x commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v, worst-case v cci = 3.0 v applicable to advanced i/o banks speed grade t dout t dp t din t py t eout t zl t zh t lz t hz t zls t zhs units std. 0.66 2.68 0.04 0.86 0.43 2. 73 1.95 3.21 3.58 4.97 4.19 ns ?1 0.56 2.28 0.04 0.73 0.36 2. 32 1.66 2.73 3.05 4.22 3.56 ns ?2 0.49 2.00 0.03 0.65 0.32 2. 04 1.46 2.40 2.68 3.71 3.13 ns note: for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values. table 2-89 ? 3.3 v pci/pci-x commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v, worst-case v cci = 3.0 v applicable to standard plus i/o banks speed grade t dout t dp t din t py t eout t zl t zh t lz t hz t zls t zhs units std. 0.66 2.31 0.04 0.85 0.43 2. 35 1.70 2.79 3.22 4.59 3.94 ns ?1 0.56 1.96 0.04 0.72 0.36 2. 00 1.45 2.37 2.74 3.90 3.35 ns ?2 0.49 1.72 0.03 0.64 0.32 1. 76 1.27 2.08 2.41 3.42 2.94 ns note: for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics v1.4 2-67 differential i/o characteristics physical implementation configuration of the i/o modules as a differential pair is handled by actel designer software when the user instantiates a differen tial i/o macro in the design. differential i/os can also be used in conjunction with the embedded input register (inreg), output register (outreg), enable register (enreg), and double data rate (ddr). however, there is no support for bidirectional i/os or tr istates with the lvpecl standards. lvds low-voltage differential signaling (ansi/tia/eia-644 ) is a high-speed, differential i/o standard. it requires that one data bit be carried through tw o signal lines, so two pi ns are needed. it also requires external resistor termination. the full implementation of the lvds transmitt er and receiver is shown in an example in figure 2-11 . the building blocks of the lvds transmitte r-receiver are one transmitter macro, one receiver macro, three board resistors at the transm itter end, and one resistor at the receiver end. the values for the three driv er resistors are different from those used in the lvpecl implementation because the output sta ndard specifications are different. along with lvds i/o, proasic3 also supports bus lvds structur e and multipoint lvds (m-lvds) configuration (up to 40 nodes). figure 2-11 ? lvds circuit diagram and board-level implementation 140 100 z 0 = 50 z 0 = 50 165 165 + ? p n p n inbuf_lvds outbuf_lvds fpga fpga bourns part number: cat16-lv4f12
proasic3 dc and switching characteristics 2-68 v1.4 timing characteristics table 2-90 ? lvds minimum and maximum dc input and output levels dc parameter description min. typ. max. units v cci supply voltage 1 2.375 2.5 2.625 v v ol output low voltage 0.9 1.075 1.25 v v oh output high voltage 1.25 1.425 1.6 v i ol 4 output lower current 0.65 0.91 1.16 ma i oh 4 output high current 0.65 0.91 1.16 ma v i input voltage 0 2.925 v i ih 3 input high leakage current 10 a i il 3 input low leakage current 10 a v odiff differential output voltage 250 350 450 mv v ocm output common mode voltage 1.125 1.25 1.375 v v icm input common mode voltage 0.05 1.25 2.35 v v idiff input differential voltage 2 100 350 mv notes: 1. 5% 2. differential input voltage = 350 mv. 3. currents are measured at 85c junction temperature. 4. i ol /i oh defined by v odiff /(resistor network). table 2-91 ? ac waveforms, measuring points, and capacitive loads input low (v) input high (v) measuring point* (v) 1.075 1.325 cross point * measuring point = v trip. see table 2-22 on page 2-21 for a complete table of trip points. table 2-92 ? lvds commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v, worst-case v cci = 2.3 v speed grade t dout t dp t din t py units std. 0.66 1.83 0.04 1.60 ns ?1 0.56 1.56 0.04 1.36 ns ?2 0.49 1.37 0.03 1.20 ns note: for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics v1.4 2-69 b-lvds/m-lvds bus lvds (b-lvds) and multipoint lvds (m-lvds) specifications extend th e existing lvds standard to high-performance mult ipoint bus applications. multidrop and multipoint bus configurations may contain any combination of drivers, receivers, and transceivers. actel lvds drivers provide the higher drive current required by b-lvds and m- lvds to accommodate th e loading. the drivers require series terminations for better signal qua lity and to control voltage swing. termination is also required at both ends of the bus since the driver can be located anywhere on the bus. these configurations can be implemented using the tribuf_lvds and bibuf_lvds macros along with appropriate terminations. multipoint designs usin g actel lvds macros can achieve up to 200 mhz with a maximum of 20 loads. a sa mple application is given in figure 2-12 . the input and output buffer delays are available in the lvds section in table 2-92 . example: for a bus consisting of 20 equidistant loads, the following te rminations provide the required differential volt age, in worst-case industrial operating conditions, at the farthest receiver: r s =60 and r t =70 , given z 0 =50 (2") and z stub =50 (~1.5"). figure 2-12 ? b-lvds/m-lvds multipoint appl ication using lvds i/o buffers ... r t r t bibuf_lvds r + - t + - r + - t + - d + - en en en en en receiver transceiver receiver transceiver driver r s r s r s r s r s r s r s r s r s r s z stub z stub z stub z stub z stub z stub z stub z stub z 0 z 0 z 0 z 0 z 0 z 0 z 0 z 0 z 0 z 0 z 0 z 0
proasic3 dc and switching characteristics 2-70 v1.4 lvpecl low-voltage positive emitter-coupled logic (lvpecl) is another differential i/o standard. it requires that one data bit be carried through two signal lines. like lvds, two pins are needed. it also requires external resistor termination. the full implementation of the lvds transmitt er and receiver is shown in an example in figure 2-13 . the building blocks of the lvpecl transmitt er-receiver are one tra nsmitter macro, one receiver macro, three board resistors at the transm itter end, and one resistor at the receiver end. the values for the three driver resistors are diff erent from those used in the lvds implementation because the output standard specifications are different. timing characteristics figure 2-13 ? lvpecl circuit diagram and board-level implementation table 2-93 ? minimum and maximum dc input and output levels dc parameter description min. max. min. max. min. max. units v cci supply voltage 3.0 3.3 3.6 v v ol output low voltage 0.96 1.27 1.06 1.43 1.30 1.57 v v oh output high voltage 1.8 2.11 1.92 2.28 2.13 2.41 v v il , v ih input low, input high voltages 0 3.3 0 3.6 0 3.9 v v odiff differential output voltag e 0.625 0.97 0.625 0.97 0.625 0.97 v v ocm output common-mode voltage 1 .762 1.98 1.762 1.98 1.762 1.98 v v icm input common-mode voltage 1.01 2.57 1.01 2.57 1.01 2.57 v v idiff input differential voltage 300 300 300 mv table 2-94 ? ac waveforms, measuring points, and capacitive loads input low (v) input high (v) measuring point* (v) 1.64 1.94 cross point * measuring point = v trip. see table 2-22 on page 2-21 for a complete table of trip points. 187 w 100 z 0 = 50 z 0 = 50 100 100 + ? p n p n inbuf_lvpecl outbuf_lvpecl fpga fpga bourns part number: cat16-pc4f12 table 2-95 ? lvpecl commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v, worst-case v cci = 3.0 v speed grade t dout t dp t din t py units std. 0.66 1.80 0.04 1.40 ns ?1 0.56 1.53 0.04 1.19 ns ?2 0.49 1.34 0.03 1.05 ns note: for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics v1.4 2-71 i/o register specifications fully registered i/o buffers with s ynchronous enable an d asynchronous preset figure 2-14 ? timing model of registered i/ o buffers with synchronous en able and asynchronous preset inbuf inbuf inbuf tribuf clkbuf inbuf inbuf clkbuf data input i/o register with: active high enable active high preset positive-edge triggered data output register and enable output register with: active high enable active high preset postive-edge triggered pad out clk enable preset data_out data eout dout enable clk dq dfn1e1p1 pre dq dfn1e1p1 pre dq dfn1e1p1 pre d_enable a b c d e e e e f g h i j l k y core array
proasic3 dc and switching characteristics 2-72 v1.4 table 2-96 ? parameter definition and measuring nodes parameter name parameter definition measuring nodes (from, to)* t oclkq clock-to-q of the output data register h, dout t osud data setup time for the output data register f, h t ohd data hold time for the output data register f, h t osue enable setup time for the output data register g, h t ohe enable hold time for the output data register g, h t opre2q asynchronous preset-to-q of th e output data register l, dout t orempre asynchronous preset removal time for the output data register l, h t orecpre asynchronous preset recovery time for the output data register l, h t oeclkq clock-to-q of the output enable register h, eout t oesud data setup time for the output enable register j, h t oehd data hold time for the ou tput enable register j, h t oesue enable setup time for the ou tput enable register k, h t oehe enable hold time for the output enable register k, h t oepre2q asynchronous preset-to-q of th e output enable register i, eout t oerempre asynchronous preset removal time fo r the output enable register i, h t oerecpre asynchronous preset recovery time for the output enab le register i, h t iclkq clock-to-q of the input data register a, e t isud data setup time for the input data register c, a t ihd data hold time for the input data register c, a t isue enable setup time for the input data register b, a t ihe enable hold time for the input data register b, a t ipre2q asynchronous preset-to-q of the input data register d, e t irempre asynchronous preset removal time for the input data register d, a t irecpre asynchronous preset recovery time for the input data register d, a * see figure 2-14 on page 2-71 for more information.
proasic3 dc and switching characteristics v1.4 2-73 fully registered i/o buffers with s ynchronous enable an d asynchronous clear figure 2-15 ? timing model of the registered i/o buffers with synchronous enable and asynchronous clear enable clk pad out clk enable clr data_out data y aa eout dout core array dq dfn1e1c1 e clr dq dfn1e1c1 e clr dq dfn1e1c1 e clr d_e nable bb cc dd ee ff gg ll hh jj kk clkbuf inbuf inbuf tribuf inbuf inbuf clkbuf inbuf data input i/o register with active high enable active high clear positive-edge triggered data output register and enable output register with active high enable active high clear positive-edge triggered
proasic3 dc and switching characteristics 2-74 v1.4 table 2-97 ? parameter definition and measuring nodes parameter name parameter definition measuring nodes (from, to)* t oclkq clock-to-q of the output data register hh, dout t osud data setup time for the output data register ff, hh t ohd data hold time for the output data register ff, hh t osue enable setup time for the output data register gg, hh t ohe enable hold time for the output data register gg, hh t oclr2q asynchronous clear-to-q of the output data register ll, dout t oremclr asynchronous clear removal time fo r the output data register ll, hh t orecclr asynchronous clear reco very time for the output data register ll, hh t oeclkq clock-to-q of the output enable register hh, eout t oesud data setup time for the ou tput enable register jj, hh t oehd data hold time for the output enable register jj, hh t oesue enable setup time for the ou tput enable register kk, hh t oehe enable hold time for the ou tput enable register kk, hh t oeclr2q asynchronous clear-to-q of the output enable register ii, eout t oeremclr asynchronous clear removal time fo r the output enab le register ii, hh t oerecclr asynchronous clear recove ry time for the output enable register ii, hh t iclkq clock-to-q of the input data register aa, ee t isud data setup time for the input data register cc, aa t ihd data hold time for the input data register cc, aa t isue enable setup time for the input data register bb, aa t ihe enable hold time for the input data register bb, aa t iclr2q asynchronous clear-to-q of the input data register dd, ee t iremclr asynchronous clear removal time for the input data register dd, aa t irecclr asynchronous clear reco very time for the inpu t data register dd, aa * see figure 2-15 on page 2-73 for more information.
proasic3 dc and switching characteristics v1.4 2-75 input register timing characteristics figure 2-16 ? input register timing diagram 50% preset clear out_1 clk data enable t isue 50% 50% t isud t ihd 50% 50% t iclkq 1 0 t ihe t irecpre t irempre t irecclr t iremclr t iwclr t iwpre t ipre2q t iclr2q t ickmpwh t ickmpwl 50% 50% 50% 50% 50% 50% 50% 50% 50% 50% 50% 50% 50% 50% table 2-98 ? input data register propagation delays commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v parameter description ?2 ?1 std. units t iclkq clock-to-q of the input da ta register 0.24 0.27 0.32 ns t isud data setup time for the input data register 0.26 0.30 0.35 ns t ihd data hold time for the inpu t data register 0.00 0.00 0.00 ns t isue enable setup time for the inpu t data register 0.37 0.42 0.50 ns t ihe enable hold time for the input data register 0.00 0.00 0.00 ns t iclr2q asynchronous clear-to-q of the input data register 0.45 0.52 0.61 ns t ipre2q asynchronous preset-to-q of the in put data register 0.45 0.52 0.61 ns t iremclr asynchronous clear removal time for the input data register 0.00 0.00 0.00 ns t irecclr asynchronous clear recovery time for the input data register 0.22 0.25 0.30 ns t irempre asynchronous preset remo val time for the input data register 0.00 0.00 0.00 ns t irecpre asynchronous preset recove ry time for the input data register 0.22 0.25 0.30 ns t iwclr asynchronous clear minimum pulse width fo r the input data re gister 0.22 0.25 0.30 ns t iwpre asynchronous preset minimum pulse width for the input data register 0.22 0.25 0.30 ns t ickmpwh clock minimum pulse width high for th e input data register 0.36 0.41 0.48 ns t ickmpwl clock minimum pulse width low for th e input data register 0.32 0.37 0.43 ns note: for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics 2-76 v1.4 output register timing characteristics figure 2-17 ? output register timing diagram preset clear dout clk data_out enable t osue 50% 50% t osud t ohd 50% 50% t oclkq 1 0 t ohe t orecpre t orempre t orecclr t oremclr t owclr t owpre t opre2q t oclr2q t ockmpwh t ockmpwl 50% 50% 50% 50% 50% 50% 50% 50% 50% 50% 50% 50% 50% 50% 50% table 2-99 ? output data register propagation delays commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v parameter description ?2 ?1 std. units t oclkq clock-to-q of the output data register 0.59 0.67 0.79 ns t osud data setup time for the output data register 0.31 0.36 0.42 ns t ohd data hold time for the output data register 0.00 0.00 0.00 ns t osue enable setup time for the output data register 0.44 0.50 0.59 ns t ohe enable hold time for the output data register 0.00 0.00 0.00 ns t oclr2q asynchronous clear-to-q of the output data register 0.80 0.91 1.07 ns t opre2q asynchronous preset-to-q of the output data register 0.80 0.91 1.07 ns t oremclr asynchronous clear removal time for th e output data register 0.00 0.00 0.00 ns t orecclr asynchronous clear recovery time for the output data register 0.22 0.25 0.30 ns t orempre asynchronous preset removal time for the output data register 0.00 0.00 0.00 ns t orecpre asynchronous preset recovery time for the output data register 0.22 0.25 0.30 ns t owclr asynchronous clear minimum pulse width fo r the output data register 0.22 0.25 0.30 ns t owpre asynchronous preset minimum pulse width fo r the output data register 0.22 0.25 0.30 ns t ockmpwh clock minimum pulse width high for the output data register 0.36 0.41 0.48 ns t ockmpwl clock minimum pulse width low for the output data register 0.32 0.37 0.43 ns note: for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics v1.4 2-77 output enable register figure 2-18 ? output enable regist er timing diagram 50% preset clear eout clk d_enable enable t oesue 50% 50% t oesud t oehd 50% 50% t oeclkq 1 0 t oehe t oerecpre t oerempre t oerecclr t oeremclr t oewclr t oewpre t oepre2q t oeclr2q t oeckmpwh t oeckmpwl 50% 50% 50% 50% 50% 50% 50% 50% 50% 50% 50% 50% 50% 50%
proasic3 dc and switching characteristics 2-78 v1.4 timing characteristics table 2-100 ? output enable register propagation delays commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v parameter description ?2 ?1 std. units t oeclkq clock-to-q of the output en able register 0.59 0.67 0.79 ns t oesud data setup time for the output enable register 0.31 0.36 0.42 ns t oehd data hold time for the output enable register 0.00 0.00 0.00 ns t oesue enable setup time for the output enable register 0.44 0.50 0.58 ns t oehe enable hold time for the output enable register 0.00 0.00 0.00 ns t oeclr2q asynchronous clear-to-q of the outp ut enable register 0.67 0.76 0.89 ns t oepre2q asynchronous preset-to-q of the ou tput enable register 0.67 0.76 0.89 ns t oeremclr asynchronous clear removal time for th e output enable register 0.00 0.00 0.00 ns t oerecclr asynchronous clear recovery time for th e output enable re gister 0.22 0.25 0.30 ns t oerempre asynchronous preset removal time for th e output enable re gister 0.00 0.00 0.00 ns t oerecpre asynchronous preset recovery time for the output enable register 0.22 0.25 0.30 ns t oewclr asynchronous clear minimum puls e width for the output enable register 0.22 0.25 0.30 ns t oewpre asynchronous preset minimum pu lse width for the output enable register 0.22 0.25 0.30 ns t oeckmpwh clock minimum pulse width high for the output enable register 0.36 0.41 0.48 ns t oeckmpwl clock minimum pulse width low for the output enable register 0.32 0.37 0.43 ns note: for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics v1.4 2-79 ddr module specifications input ddr module figure 2-19 ? input ddr timing model table 2-101 ? parameter definitions parameter name parameter definiti on measuring nodes (from, to) t ddriclkq1 clock-to-out out_qr b, d t ddriclkq2 clock-to-out out_qf b, e t ddrisud data setup time of ddr input a, b t ddrihd data hold time of ddr input a, b t ddriclr2q1 clear-to-out out_qr c, d t ddriclr2q2 clear-to-out out_qf c, e t ddriremclr clear removal c, b t ddrirecclr clear recovery c, b input ddr data clk clkbuf inbuf out_qf (to core) ff2 ff1 inbuf clr ddr_in e a b c d out_qr (to core)
proasic3 dc and switching characteristics 2-80 v1.4 timing characteristics figure 2-20 ? input ddr timing diagram t ddriclr2q2 t ddriremclr t ddrirecclr t ddriclr2q1 12 3 4 5 6 7 8 9 clk data clr out_qr out_qf t ddriclkq1 2 4 6 3 5 7 t ddrihd t ddrisud t ddriclkq2 table 2-102 ? input ddr propagation delays commercial-case conditions: t j = 70c, worst case v cc = 1.425 v parameter description ? 2 ? 1 std. units t ddriclkq1 clock-to-out out_qr for input ddr 0.27 0.31 0.37 ns t ddriclkq2 clock-to-out out_qf fo r input ddr 0.39 0.44 0.52 ns t ddrisud data setup for input ddr (fall) 0.25 0.28 0.33 ns data setup for input ddr (rise) 0.25 0.28 0.33 ns t ddrihd data hold for input ddr (fall) 0.00 0.00 0.00 ns data hold for input ddr (rise) 0.00 0.00 0.00 ns t ddriclr2q1 asynchronous clear-to-out out_ qr for input ddr 0.46 0.53 0.62 ns t ddriclr2q2 asynchronous clear-to-out out_ qf for input ddr 0.57 0.65 0.76 ns t ddriremclr asynchronous clear removal time for input ddr 0.00 0.00 0.00 ns t ddrirecclr asynchronous clear recovery time for input ddr 0.22 0.25 0.30 ns t ddriwclr asynchronous clear minimum pulse width for input ddr 0.22 0.25 0.30 ns t ddrickmpwh clock minimum pulse width high for input ddr 0.36 0.41 0.48 ns t ddrickmpwl clock minimum pulse width low for input ddr 0.32 0.37 0.43 ns f ddrimax maximum frequency for input ddr tbd tbd tbd mhz note: for specific junction temperature and voltage-supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics v1.4 2-81 output ddr module figure 2-21 ? output ddr timing model table 2-103 ? parameter definitions parameter name parameter definiti on measuring nodes (from, to) t ddroclkq clock-to-out b, e t ddroclr2q asynchronous clear-to-out c, e t ddroremclr clear removal c, b t ddrorecclr clear recovery c, b t ddrosud1 data setup data_f a, b t ddrosud2 data setup data_r d, b t ddrohd1 data hold data_f a, b t ddrohd2 data hold data_r d, b data_f (from core) clk clkbuf out ff2 inbuf clr ddr_out output ddr ff1 0 1 x x x x x x x x a b d e c c b outbuf data_r (from core)
proasic3 dc and switching characteristics 2-82 v1.4 timing characteristics figure 2-22 ? output ddr timing diagram 11 6 1 7 2 8 3 910 45 28 3 9 t ddroremclr t ddrohd1 t ddroremclr t ddrohd2 t ddrosud2 t ddroclkq t ddrorecclr clk data_r data_f clr out t ddroclr2q 710 4 table 2-104 ? output ddr propagation delays commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v parameter description ?2 ?1 std. units t ddroclkq clock-to-out of ddr for output ddr 0.70 0.80 0.94 ns t ddrosud1 data_f data setup for output ddr 0.38 0.43 0.51 ns t ddrosud2 data_r data setup for output ddr 0.38 0.43 0.51 ns t ddrohd1 data_f data hold for output ddr 0.00 0.00 0.00 ns t ddrohd2 data_r data hold for output ddr 0.00 0.00 0.00 ns t ddroclr2q asynchronous clear-to-out for output ddr 0.80 0.91 1.07 ns t ddroremclr asynchronous clear removal time for output ddr 0.00 0.00 0.00 ns t ddrorecclr asynchronous clear re covery time for output ddr 0.22 0.25 0.30 ns t ddrowclr1 asynchronous clear mini mum pulse width for ou tput ddr 0.22 0.25 0.30 ns t ddrockmpwh clock minimum pulse width high fo r the output ddr 0.36 0.41 0.48 ns t ddrockmpwl clock minimum pulse width low fo r the output ddr 0.32 0.37 0.43 ns f ddomax maximum frequency for th e output ddr tbd tbd tbd mhz note: for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics v1.4 2-83 versatile characteristics versatile specifications as a combinatorial module the proasic3 library offers all combinations of lut-3 combinatorial functions. in this section, timing characteristics are presented for a sample of the libr ary. for more details, refer to the fusion, igloo ? /e, and proasic3/e macro library guide . figure 2-23 ? sample of combinatorial cells maj3 a c by mux2 b 0 1 a s y ay b b a xor2 y nor2 b a y b a y or2 inv a y and2 b a y nand3 b a c xor3 y b a c nand2
proasic3 dc and switching characteristics 2-84 v1.4 figure 2-24 ? timing model and waveforms t pd a b t pd = max(t pd(rr) , t pd(rf) , t pd(ff) , t pd(fr) ) where edges are applicable for the particular combinatorial cell y nand2 or any combinatorial logic t pd t pd 50% v cc v cc v cc 50% gnd a, b, c 50% 50% 50% (rr) (rf) gnd out out gnd 50% (ff) (fr) t pd t pd
proasic3 dc and switching characteristics v1.4 2-85 timing characteristics versatile specifications as a sequential module the proasic3 library offers a wide variety of sequential cells, including flip-flops and latches. each has a data input and optional enable, clear, or pres et. in this section, ti ming characteristics are presented for a representative sample from the library. for more details, refer to the fusion, igloo/e, and proasic3/e macro library guide . table 2-105 ? combinatorial cell propagation delays commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v combinatorial cell equation parameter ?2 ?1 std. units inv y = !a t pd 0.40 0.46 0.54 ns and2 y = a b t pd 0.47 0.54 0.63 ns nand2 y = !(a b) t pd 0.47 0.54 0.63 ns or2 y = a + b t pd 0.49 0.55 0.65 ns nor2 y = !(a + b) t pd 0.49 0.55 0.65 ns xor2 y = a bt pd 0.74 0.84 0.99 ns maj3 y = maj(a, b, c) t pd 0.70 0.79 0.93 ns xor3 y = a b ct pd 0.87 1.00 1.17 ns mux2 y = a !s + b s t pd 0.51 0.58 0.68 ns and3 y = a b c t pd 0.56 0.64 0.75 ns note: for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values. figure 2-25 ? sample of sequential cells dq dfn1 data clk out d q dfn1c1 data clk out clr dq dfi1e1p1 data clk out en pre d q dfn1e1 data clk out en
proasic3 dc and switching characteristics 2-86 v1.4 timing characteristics figure 2-26 ? timing model and waveforms pre clr out clk data en t sue 50% 50% t sud t hd 50% 50% t clkq 0 t he t recpre t rempre t recclr t remclr t wclr t wpre t pre2q t clr2q t ckmpwh t ckmpwl 50% 50% 50% 50% 50% 50% 50% 50% 50% 50% 50% 50% 50% 50% 50% table 2-106 ? register delays commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v parameter description ?2 ?1 std. units t clkq clock-to-q of the core register 0.55 0.63 0.74 ns t sud data setup time for the core register 0.43 0.49 0.57 ns t hd data hold time for the core register 0.00 0.00 0.00 ns t sue enable setup time for the core register 0.45 0.52 0.61 ns t he enable hold time for the core register 0.00 0.00 0.00 ns t clr2q asynchronous clear-to-q of th e core register 0.40 0.45 0.53 ns t pre2q asynchronous preset-to-q of the core register 0.40 0.45 0.53 ns t remclr asynchronous clear removal time fo r the core register 0.00 0.00 0.00 ns t recclr asynchronous clear reco very time for the core register 0.22 0.25 0.30 ns t rempre asynchronous preset removal time for the core register 0.00 0.00 0.00 ns t recpre asynchronous preset recovery time for the core register 0.22 0.25 0.30 ns t wclr asynchronous clear minimu m pulse width for the core register 0.22 0.25 0.30 ns t wpre asynchronous preset mini mum pulse width for the co re register 0.22 0.25 0.30 ns t ckmpwh clock minimum pulse width high for the core register 0.32 0.37 0.43 ns t ckmpwl clock minimum pulse width low for the core register 0.36 0.41 0.48 ns note: for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics v1.4 2-87 global resource characteristics a3p250 clock tree topology clock delays are device-specific. figure 2-27 is an example of a global tree used for clock routing. the global tree presented in figure 2-27 is driven by a ccc located on the west side of the a3p250 device. it is used to drive al l d-flip-flops in the device. figure 2-27 ? example of global tree use in an a3p250 device for clock routing central global rib versatile rows global spine ccc
proasic3 dc and switching characteristics 2-88 v1.4 global tree timing characteristics global clock delays include the central rib delay, the spine delay, and the row delay. delays do not include i/o input buffer clock delays, as these are i/o standard?dependent, and the clock may be driven and conditioned internally by the ccc module. for more details on clock conditioning capabilities, refer to the "clock conditioning circuits" section on page 2-92 . table 2-108 to table 2-114 on page 2-91 present minimum and maximum global clock delays within each device. minimum and maximum delays are measur ed with minimum an d maximum loading. timing characteristics table 2-107 ? a3p015 global resource commercial-case conditions: t j = 70c, v cc = 1.425 v parameter description ?2 ?1 std. units min. 1 max. 2 min. 1 max. 2 min. 1 max. 2 t rckl input low delay for global cloc k 0.66 0.81 0.75 0.92 0.88 1.08 ns t rckh input high delay for gl obal clock 0.67 0.84 0 .76 0.96 0.89 1.13 ns t rckmpwh minimum pulse width high for global clock ns t rckmpwl minimum pulse wi dth low for global clock ns t rcksw maximum skew for global clock 0.18 0.21 0.25 ns f rmax maximum frequency fo r global clock mhz notes: 1. value reflects minimum lo ad. the delay is measured from the ccc output to the clock pin of a sequential element, located in a lightly loaded row (sin gle element is connected to the global net). 2. value reflects maximum load . the delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-f lops are connected to th e global net in the row). 3. for specific junction temperature and voltage-supply levels, refer to table 2-6 on page 2-6 for derating values. table 2-108 ? a3p030 global resource commercial-case conditions: t j = 70c, v cc = 1.425 v parameter description ?2 ?1 std. units min. 1 max. 2 min. 1 max. 2 min. 1 max. 2 t rckl input low delay for global clock 0.67 0.81 0.76 0.92 0.89 1.09 ns t rckh input high delay for global cloc k 0.68 0.85 0.77 0.97 0.91 1.14 ns t rckmpwh minimum pulse width high for global clock ns t rckmpwl minimum pulse width low for global clock ns t rcksw maximum skew for global clock 0.18 0.21 0.24 ns f rmax maximum frequency for global clock mhz notes: 1. value reflects minimu m load. the delay is measured from the cc c output to the clock pin of a sequential element, located in a lightly loaded row (sin gle element is connected to the global net). 2. value reflects maximum load. the delay is measured on the clock pin of the fart hest sequential element, located in a fully loaded row (all available flip-f lops are connected to th e global net in the row). 3. for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics v1.4 2-89 table 2-109 ? a3p060 global resource commercial-case conditions: t j = 70c, v cc = 1.425 v parameter description ?2 ?1 std. units min. 1 max. 2 min. 1 max. 2 min. 1 max. 2 t rckl input low delay for global clock 0.71 0.93 0.81 1.05 0.95 1.24 ns t rckh input high delay for global clock 0.70 0.96 0.80 1.09 0.94 1.28 ns t rckmpwh minimum pulse width high for global clock ns t rckmpwl minimum pulse width lo w for global clock ns t rcksw maximum skew for global clock 0.26 0.29 0.34 ns f rmax maximum frequency fo r global clock mhz notes: 1. value reflects minimum load. the de lay is measured from the ccc output to the clock pin of a sequential element, located in a lightly loaded row (sin gle element is connected to the global net). 2. value reflects maximum load. the de lay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-f lops are connected to th e global net in the row). 3. for specific junc tion temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values. table 2-110 ? a3p125 global resource commercial-case conditions: t j = 70c, v cc = 1.425 v parameter description ?2 ?1 std. units min. 1 max. 2 min. 1 max. 2 min. 1 max. 2 t rckl input low delay for global clock 0.77 0.99 0.87 1.12 1.03 1.32 ns t rckh input high delay for global clock 0.76 1.02 0.87 1.16 1.02 1.37 ns t rckmpwh minimum pulse width high for global clock ns t rckmpwl minimum pulse width lo w for global clock ns t rcksw maximum skew for global clock 0.26 0.29 0.34 ns f rmax maximum frequency fo r global clock mhz notes: 1. value reflects minimum load. the de lay is measured from the ccc output to the clock pin of a sequential element, located in a lightly loaded row (sin gle element is connected to the global net). 2. value reflects maximum load. the de lay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-f lops are connected to th e global net in the row). 3. for specific junc tion temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics 2-90 v1.4 table 2-111 ? a3p250 global resource commercial-case conditions: t j = 70c, v cc = 1.425 v parameter description ?2 ?1 std. units min. 1 max. 2 min. 1 max. 2 min. 1 max. 2 t rckl input low delay for global clock 0.80 1.01 0.91 1.15 1.07 1.36 ns t rckh input high delay for global cloc k 0.78 1.04 0.89 1.18 1.04 1.39 ns t rckmpwh minimum pulse width high for global clock ns t rckmpwl minimum pulse width low for global clock ns t rcksw maximum skew for global clock 0.26 0.29 0.34 ns f rmax maximum frequency for global clock mhz notes: 1. value reflects minimu m load. the delay is measured from the cc c output to the clock pin of a sequential element, located in a lightly loaded row (sin gle element is connected to the global net). 2. value reflects maximum load. the delay is measured on the clock pin of the fart hest sequential element, located in a fully loaded row (all available flip-f lops are connected to th e global net in the row). 3. for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values. table 2-112 ? a3p400 global resource commercial-case conditions: t j = 70c, v cc = 1.425 v parameter description ?2 ?1 std. units min. 1 max. 2 min. 1 max. 2 min. 1 max. 2 t rckl input low delay for global clock 0.87 1.09 0.99 1.24 1.17 1.46 ns t rckh input high delay for global clock 0.86 1.11 0.98 1.27 1.15 1.49 ns t rckmpwh minimum pulse width high for global clock ns t rckmpwl minimum pulse width lo w for global clock ns t rcksw maximum skew for global clock 0.26 0.29 0.34 ns f rmax maximum frequency fo r global clock mhz notes: 1. value reflects minimum load. the de lay is measured from the ccc output to the clock pin of a sequential element, located in a lightly loaded row (sin gle element is connected to the global net). 2. value reflects maximum load. the de lay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-f lops are connected to th e global net in the row). 3. for specific junc tion temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics v1.4 2-91 table 2-113 ? a3p600 global resource commercial-case conditions: t j = 70c, v cc = 1.425 v parameter description ?2 ?1 std. units min. 1 max. 2 min. 1 max. 2 min. 1 max. 2 t rckl input low delay for global clock 0.87 1.09 0.99 1.24 1.17 1.46 ns t rckh input high delay for global clock 0.86 1.11 0.98 1.27 1.15 1.49 ns t rckmpwh minimum pulse width high for global clock ns t rckmpwl minimum pulse width low for global clock ns t rcksw maximum skew for global clock 0.26 0.29 0.34 ns f rmax maximum frequency for global clock mhz notes: 1. value reflects minimum load. the delay is measured from the ccc output to the clock pin of a sequential element, located in a lightly loaded row (sin gle element is connected to the global net). 2. value reflects maximum load. the de lay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-f lops are connected to th e global net in the row). 3. for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values. table 2-114 ? a3p1000 global resource commercial-case conditions: t j = 70c, v cc = 1.425 v parameter description ?2 ?1 std. units min. 1 max. 2 min. 1 max. 2 min. 1 max. 2 t rckl input low delay for global clock 0.94 1.1 61.071.321.261.55 ns t rckh input high delay for global cl ock 0.93 1.19 1.06 1.35 1.24 1.59 ns t rckmpwh minimum pulse width high for global clock ns t rckmpwl minimum pulse width low for global clock ns t rcksw maximum skew for global clock 0.26 0.29 0.35 ns f rmax maximum frequency for global clock mhz notes: 1. value reflects minimum load . the delay is measured from the ccc ou tput to the clock pin of a sequential element, located in a lightly loaded row (sin gle element is connected to the global net). 2. value reflects maximum load. the delay is measured on the clock pin of the fa rthest sequential element, located in a fully loaded row (all available flip-f lops are connected to th e global net in the row). 3. for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics 2-92 v1.4 clock conditioning circuits ccc electrical specifications timing characteristics table 2-115 ? proasic3 ccc/pll specification parameter minimum typical maximum units clock conditioning circuitry input frequency f in_ccc 1.5 350 mhz clock conditioning circuitry output frequency f out_ccc 0.75 350 mhz serial clock (sclk) for dynamic pll 1 125 mhz delay increments in programmable delay blocks 2, 3 200 ps number of programmable values in each programmable delay block 32 input period jitter 1.5 ns ccc output peak-to-p eak period jitter f ccc_out max peak-to-peak period jitter 1 global network used 3 global networks used 0.75 mhz to 24 mhz 0.50% 0.70% 24 mhz to 100 mhz 1.00% 1.20% 100 mhz to 250 mhz 1.75% 2.00% 250 mhz to 350 mhz 2.50% 5.60% acquisition time (a3p250 and a3p1000 only) lockcontrol = 0 300 s lockcontrol = 1 300 s (all other dies) lockcontrol = 0 300 s lockcontrol = 1 6.0 ms tracking jitter 5 (a3p250 and a3p1000 only) lockcontrol = 0 1.6 ns lockcontrol = 1 1.6 ns (all other dies) lockcontrol = 0 1.6 ns lockcontrol = 1 0.8 ns output duty cycle 48.5 51.5 % delay range in block: programmable delay 1 2, 3 0.6 5.56 ns delay range in block: programmable delay 2 2, 3 0.225 5.56 ns delay range in block: fixed delay 2, 3 2.2 ns notes: 1. maximum value obtained fo r a ?2 speed-grade device in worst-ca se commercial conditions. for specific junction temperature and volt age supply levels, refer to table 2-6 on page 2-6 for derating values. 2. this delay is a function of voltage and temperature. see table 2-6 on page 2-6 for deratings. 3. t j = 25c, v cc = 1.5 v 4. the a3p030 device do es not contain a pll. 5. tracking jitter is defined as the va riation in clock edge position of p ll outputs with reference to the pll input clock edge. tracking jitter does not measure th e variation in pll output period, which is covered by the period jitter parameter.
proasic3 dc and switching characteristics v1.4 2-93 note: peak-to-peak jitter measurements are defined by t peak-to-peak = t period_max ? t period_min . figure 2-28 ? peak-to-peak jitter definition t perio d _max t perio d _min output s i g nal
proasic3 dc and switching characteristics 2-94 v1.4 embedded sram and fifo characteristics sram figure 2-29 ? ram models addra11 douta8 douta7 douta0 doutb8 doutb7 doutb0 addra10 addra0 dina8 dina7 dina0 widtha1 widtha0 pipea wmodea blka wena clka addrb11 addrb10 addrb0 dinb8 dinb7 dinb0 widthb1 widthb0 pipeb wmodeb blkb wenb clkb ram4k9 raddr8 rd17 raddr7 rd16 raddr0 rd0 wd17 wd16 wd0 ww1 ww0 rw1 rw0 pipe ren rclk ram512x18 waddr8 waddr7 waddr0 wen wclk reset reset
proasic3 dc and switching characteristics v1.4 2-95 timing waveforms figure 2-30 ? ram read for pass-through output figure 2-31 ? ram read for pipelined output clk add blk_b wen_b do a 0 a 1 a 2 d 0 d 1 d 2 t cyc t ckh t ckl t as t ah t bks t ens t enh t doh1 t bkh d n t ckq1 clk add blk_b wen_b do a 0 a 1 a 2 d 0 d 1 t cyc t ckh t ckl t as t ah t bks t ens t enh t doh2 t ckq2 t bkh d n
proasic3 dc and switching characteristics 2-96 v1.4 figure 2-32 ? ram write, output retained (wmode = 0) figure 2-33 ? ram write, output as write data (wmode = 1) t cyc t ckh t ckl a 0 a 1 a 2 di 0 di 1 t as t ah t bks t ens t enh t ds t dh clk blk_b wen_b add di d n do t bkh d 2 t cyc t ckh t ckl a 0 a 1 a 2 di 0 di 1 t as t ah t bks t ens t ds t dh clk blk_b wen_b add di t bkh do (pass-through) di 1 d n di 0 do (pipelined) di 0 di 1 d n di 2
proasic3 dc and switching characteristics v1.4 2-97 figure 2-34 ? write access after write onto same address c lk1 c lk2 wen_b1 wen_b2 add1 add2 di1 di2 do2 (pass-throu g h) do2 (pipeline d ) a 0 t ah t a s t ah t a s t dh t cc kh t d s t c kq1 t c kq2 d 1 a 1 d 2 a 3 d 3 a 0 d 0 d n d 0 d n d 0 a 0 a 4 d 4
proasic3 dc and switching characteristics 2-98 v1.4 figure 2-35 ? read access after write onto same address c lk1 c lk2 wen_b1 wen_b2 add1 add2 di1 do2 (pass-throu g h) do2 (pipeline d ) a 0 t ah t a s t ah t a s t dh t d s t wro t c kq1 t c kq2 d 0 a 0 a 1 a 4 d n d n d 0 d 0 d 1 a 2 d 2 a 3 d 3
proasic3 dc and switching characteristics v1.4 2-99 figure 2-36 ? write access after read onto same address figure 2-37 ? ram reset a 0 a 1 a 0 a 0 a 1 a 3 d 1 d 2 d 3 t ah t a s t ah t a s t c kq1 t c kq1 t c kq2 t cc kh c lk1 add1 wen_b1 do1 (pass-throu g h) do1 (pipeline d ) c lk2 add2 di2 wen_b2 d n d n d 0 d 1 d 0 clk reset_b do d n t cyc t ckh t ckl t rstbq d m
proasic3 dc and switching characteristics 2-100 v1.4 timing characteristics table 2-116 ? ram4k9 commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v parameter description ?2 ?1 std. units t as address setup time 0.25 0.28 0.33 ns t ah address hold time 0.00 0.00 0.00 ns t ens ren_b, wen_b setup time 0.14 0.16 0.19 ns t enh ren_b, wen_b hold time 0.10 0.11 0.13 ns t bks blk_b setup time 0.23 0.27 0.31 ns t bkh blk_b hold time 0.02 0.02 0.02 ns t ds input data (di) setup time 0.18 0.21 0.25 ns t dh input data (di) hold time 0.00 0.00 0.00 ns t ckq1 clock high to new data valid on do (out put retained, wmode = 0) 2.36 2.68 3.15 ns clock high to new data valid on do (f low-through, wmode = 1) 1.79 2.03 2.39 ns t ckq2 clock high to new data valid on do (pipelined) 0.89 1.02 1.20 ns t c2cwwl address collision clk-to-clk delay fo r reliable write after write on same address?applicable to closing edge 0.33 0.28 0.25 ns t c2cwwh address collision clk-to-clk delay fo r reliable write after write on same address?applicable to rising edge 0.30 0.26 0.23 ns t c2crwh address collision clk-to-clk delay fo r reliable read access after write on same address?applicable to opening edge 0.45 0.38 0.34 ns t c2cwrh address collision clk-to-clk delay fo r reliable write access after read on same address? applicable to opening edge 0.49 0.42 0.37 ns t rstbq reset_b low to data out low on do (flow-through) 0.92 1.05 1.23 ns reset_b low to data out low on do (pipelined) 0.92 1.05 1.23 ns t remrstb reset_b removal 0.29 0.33 0.38 ns t recrstb reset_b recovery 1.50 1.71 2.01 ns t mpwrstb reset_b minimum pulse width 0.21 0.24 0.29 ns t cyc clock cycle time 3.23 3.68 4.32 ns f max maximum frequency 310 272 231 mhz note: for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics v1.4 2-101 table 2-117 ? ram512x18 commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v parameter description ?2 ?1 std. units t as address setup time 0.25 0.28 0.33 ns t ah address hold time 0.00 0.00 0.00 ns t ens ren_b, wen_b setup time 0.13 0.15 0.17 ns t enh ren_b, wen_b hold time 0.10 0.11 0.13 ns t ds input data (di) setup time 0.18 0.21 0.25 ns t dh input data (di) hold time 0.00 0.00 0.00 ns t ckq1 clock high to new data valid on do (out put retained, wmode = 0) 2.16 2.46 2.89 ns t ckq2 clock high to new data valid on do (pipelined) 0.90 1.02 1.20 ns t c2crwh address collision clk-to-clk delay fo r reliable read access after write on same address?applicable to opening edge 0.50 0.43 0.38 ns t c2cwrh address collision clk-to-clk delay for reliable write access after read on same address? applic able to opening edge 0.59 0.50 0.44 ns t rstbq reset_b low to data out low on do (flow-through) 0.92 1.05 1.23 ns reset_b low to data out low on do (pipelined) 0.92 1.05 1.23 ns t remrstb reset_b removal 0.29 0.33 0.38 ns t recrstb reset_b recovery 1.50 1.71 2.01 ns t mpwrstb reset_b minimum pulse width 0.21 0.24 0.29 ns t cyc clock cycle time 3.23 3.68 4.32 ns f max maximum frequency 310 272 231 mhz note: for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics 2-102 v1.4 fifo figure 2-38 ? fifo model fifo4k18 rw2 rd17 rw1 rd16 rw0 ww2 ww1 ww0 rd0 estop fstop full afull empty afval11 aempty afval10 afval0 aeval11 aeval10 aeval0 ren rblk rclk wen wblk wclk rpipe wd17 wd16 wd0 reset
proasic3 dc and switching characteristics v1.4 2-103 timing waveforms figure 2-39 ? fifo reset figure 2-40 ? fifo empty flag and aempty flag assertion match (a 0 ) t mpwrstb t rstfg t rstck t rstaf rclk/ wclk reset_b empty aempty wa/ra (address counter) t rstfg t rstaf full afull rclk no match no match dist = aef_th match (empty) t ckaf t rckef empty aempty t cyc wa/ra (address counter)
proasic3 dc and switching characteristics 2-104 v1.4 figure 2-41 ? fifo full flag and afull flag assertion figure 2-42 ? fifo empty flag and ae mpty flag deassertion figure 2-43 ? fifo full flag and afull flag deassertion no match no match dist = aff_th match (full) t ckaf t wckff t cyc wclk full afull wa/ra (address counter) wclk wa/ra (address counter) match (empty) no match no match no match dist = aef_th + 1 no match rclk empty 1st rising edge after 1st write 2nd rising edge after 1st write t rckef t ckaf aempty dist = aff_th ? 1 match (full) no match no match no match no match t wckf t ckaf 1st rising edge after 1st read 1st rising edge after 2nd read rclk wa/ra (address counter) wclk full afull
proasic3 dc and switching characteristics v1.4 2-105 timing characteristics table 2-118 ? fifo (for all dies except a3p250) worst commercial-case conditions: t j = 70c, v cc = 1.425 v parameter description ?2 ?1 std. units t ens ren_b, wen_b setup time 1.34 1.52 1.79 ns t enh ren_b, wen_b hold time 0.00 0.00 0.00 ns t bks blk_b setup time 0.19 0.22 0.26 ns t bkh blk_b hold time 0.00 0.00 0.00 ns t ds input data (di) setup time 0.18 0.21 0.25 ns t dh input data (di) hold time 0.00 0.00 0.00 ns t ckq1 clock high to new data valid on do (flow-through) 2.17 2.47 2.90 ns t ckq2 clock high to new data valid on do (pipelined) 0.94 1.07 1.26 ns t rckef rclk high to empty flag valid 1.72 1.96 2.30 ns t wckff wclk high to full flag valid 1.63 1.86 2.18 ns t ckaf clock high to almost empty/full flag valid 6.19 7.05 8.29 ns t rstfg reset_b low to empty/full flag valid 1.69 1.93 2.27 ns t rstaf reset_b low to almost empty/fu ll flag valid 6.13 6.98 8.20 ns t rstbq reset_b low to data out low on do (flow-through) 0.92 1.05 1.23 ns reset_b low to data out low on do (pipelined) 0.92 1.05 1.23 ns t remrstb reset_b removal 0.29 0.33 0.38 ns t recrstb reset_b recovery 1.50 1.71 2.01 ns t mpwrstb reset_b minimum pulse width 0.21 0.24 0.29 ns t cyc clock cycle time 3.23 3.68 4.32 ns f max maximum frequency for fifo 310 272 231 mhz note: for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics 2-106 v1.4 table 2-119 ? fifo (for a3p250 only, aspect-ratio-dependent) worst commercial-case conditions: t j = 70c, v cc = 1.425 v parameter description ?2 ?1 std. units t ens ren_b, wen_b setup time 3.26 3.71 4.36 ns t enh ren_b, wen_b hold time 0.00 0.00 0.00 ns t bks blk_b setup time 0.19 0.22 0.26 ns t bkh blk_b hold time 0.00 0.00 0.00 ns t ds input data (di) setup time 0.18 0.21 0.25 ns t dh input data (di) hold time 0.00 0.00 0.00 ns t ckq1 clock high to new data valid on do (flow-through) 2.17 2.47 2.90 ns t ckq2 clock high to new data valid on do (pipelined) 0.94 1.07 1.26 ns t rckef rclk high to empty flag valid 1.72 1.96 2.30 ns t wckff wclk high to full flag valid 1.63 1.86 2.18 ns t ckaf clock high to almost empty/full flag valid 6.19 7.05 8.29 ns t rstfg reset_b low to empty/full flag valid 1.69 1.93 2.27 ns t rstaf reset_b low to almost empty/ full flag valid 6.13 6.98 8.20 ns t rstbq reset_b low to data out low on do (flow-through) 0.92 1.05 1.23 ns reset_b low to data out low on do (pipelined) 0.92 1.05 1.23 ns t remrstb reset_b removal 0.29 0.33 0.38 ns t recrstb reset_b recovery 1.50 1.71 2.01 ns t mpwrstb reset_b minimum pulse width 0.21 0.24 0.29 ns t cyc clock cycle time 3.23 3.68 4.32 ns f max maximum frequency fo r fifo 310 272 231 mhz
proasic3 dc and switching characteristics v1.4 2-107 table 2-120 ? a3p250 fifo 5128 worst commercial-case conditions: t j = 70c, v cc = 1.425 v parameter description ?2 ?1 std. units t ens ren_b, wen_b setup time 3.75 4.27 5.02 ns t enh ren_b, wen_b hold time 0.00 0.00 0.00 ns t bks blk_b setup time 0.19 0.22 0.26 ns t bkh blk_b hold time 0.00 0.00 0.00 ns t ds input data (di) setup time 0.18 0.21 0.25 ns t dh input data (di) hold time 0.00 0.00 0.00 ns t ckq1 clock high to new data valid on do (flow-through) 2.17 2.47 2.90 ns t ckq2 clock high to new data valid on do (pipelined) 0.94 1.07 1.26 ns t rckef rclk high to empty flag valid 1.72 1.96 2.30 ns t wckff wclk high to full flag valid 1.63 1.86 2.18 ns t ckaf clock high to almost empty/full flag valid 6.19 7.05 8.29 ns t rstfg reset_b low to empty/full flag valid 1.69 1.93 2.27 ns t rstaf reset_b low to almost empty/fu ll flag valid 6.13 6.98 8.20 ns t rstbq reset_b low to data out low on do (flow-through) 0.92 1.05 1.23 ns reset_b low to data out low on do (pipelined) 0.92 1.05 1.23 ns t remrstb reset_b removal 0.29 0.33 0.38 ns t recrstb reset_b recovery 1.50 1.71 2.01 ns t mpwrstb reset_b minimum pulse width 0.21 0.24 0.29 ns t cyc clock cycle time 3.23 3.68 4.32 ns f max maximum frequency for fifo 310 272 231 mhz
proasic3 dc and switching characteristics 2-108 v1.4 table 2-121 ? a3p250 fifo 1k4 worst commercial-case conditions: t j = 70c, v cc = 1.425 v parameter description ?2 ?1 std. units t ens ren_b, wen_b setup time 4.05 4.61 5.42 ns t enh ren_b, wen_b hold time 0.00 0.00 0.00 ns t bks blk_b setup time 0.19 0.22 0.26 ns t bkh blk_b hold time 0.00 0.00 0.00 ns t ds input data (di) setup time 0.18 0.21 0.25 ns t dh input data (di) hold time 0.00 0.00 0.00 ns t ckq1 clock high to new data valid on do (flow-through) 2.36 2.68 3.15 ns t ckq2 clock high to new data valid on do (pipelined) 0.89 1.02 1.20 ns t rckef rclk high to empty flag valid 1.72 1.96 2.30 ns t wckff wclk high to full flag valid 1.63 1.86 2.18 ns t ckaf clock high to almost empty/ full flag valid 6.19 7.05 8.29 ns t rstfg reset_b low to empty/full flag valid 1.69 1.93 2.27 ns t rstaf reset_b low to almost empty/full flag valid 6.13 6.98 8.20 ns t rstbq reset_b low to data out low on do (flow-through) 0.92 1.05 1.23 ns reset_b low to data out low on do (pipelined) 0.92 1.05 1.23 ns t remrstb reset_b removal 0.29 0.33 0.38 ns t recrstb reset_b recovery 1.50 1.71 2.01 ns t mpwrstb reset_b minimum pulse width 0.21 0.24 0.29 ns t cyc clock cycle time 3.23 3.68 4.32 ns f max maximum frequency for fifo 310 272 231 mhz
proasic3 dc and switching characteristics v1.4 2-109 table 2-122 ? a3p250 fifo 2k2 worst commercial-case conditions: t j = 70c, v cc = 1.425 v parameter description ?2 ?1 std. units t ens ren_b, wen_b setup time 4.39 5.00 5.88 ns t enh ren_b, wen_b hold time 0.00 0.00 0.00 ns t bks blk_b setup time 0.19 0.22 0.26 ns t bkh blk_b hold time 0.00 0.00 0.00 ns t ds input data (di) setup time 0.18 0.21 0.25 ns t dh input data (di) hold time 0.00 0.00 0.00 ns t ckq1 clock high to new data valid on do (flow-through) 2.36 2.68 3.15 ns t ckq2 clock high to new data valid on do (pipelined) 0.89 1.02 1.20 ns t rckef rclk high to empty flag valid 1.72 1.96 2.30 ns t wckff wclk high to full flag valid 1.63 1.86 2.18 ns t ckaf clock high to almost empty/full flag valid 6.19 7.05 8.29 ns t rstfg reset_b low to empty/full flag valid 1.69 1.93 2.27 ns t rstaf reset_b low to almost empty/ full flag valid 6.13 6.98 8.20 ns t rstbq reset_b low to data out low on do (flow-through) 0.92 1.05 1.23 ns reset_b low to data out low on do (pipelined) 0.92 1.05 1.23 ns t remrstb reset_b removal 0.29 0.33 0.38 ns t recrstb reset_b recovery 1.50 1.71 2.01 ns t mpwrstb reset_b minimum pulse width 0.21 0.24 0.29 ns t cyc clock cycle time 3.23 3.68 4.32 ns f max maximum frequency for fifo 310 272 231 mhz
proasic3 dc and switching characteristics 2-110 v1.4 table 2-123 ? a3p250 fifo 4k1 worst commercial-case conditions: t j = 70c, v cc = 1.425 v parameter description ?2 ?1 std. units t ens ren_b, wen_b setup time 4.86 5.53 6.50 ns t enh ren_b, wen_b hold time 0.00 0.00 0.00 ns t bks blk_b setup time 0.19 0.22 0.26 ns t bkh blk_b hold time 0.00 0.00 0.00 ns t ds input data (di) setup time 0.18 0.21 0.25 ns t dh input data (di) hold time 0.00 0.00 0.00 ns t ckq1 clock high to new data valid on do (flow-through) 2.36 2.68 3.15 ns t ckq2 clock high to new data valid on do (pipelined) 0.89 1.02 1.20 ns t rckef rclk high to empty flag valid 1.72 1.96 2.30 ns t wckff wclk high to full flag valid 1.63 1.86 2.18 ns t ckaf clock high to almost empty/full flag valid 6.19 7.05 8.29 ns t rstfg reset_b low to empty/full flag valid 1.69 1.93 2.27 ns t rstaf reset_b low to almost empty/fu ll flag valid 6.13 6.98 8.20 ns t rstbq reset_b low to data out low on do (pass-through) 0.92 1.05 1.23 ns reset_b low to data out low on do (pipelined) 0.92 1.05 1.23 ns t remrstb reset_b removal 0.29 0.33 0.38 ns t recrstb reset_b recovery 1.50 1.71 2.01 ns t mpwrstb reset_b minimum pulse width 0.21 0.24 0.29 ns t cyc clock cycle time 3.23 3.68 4.32 ns f max maximum frequency 310 272 231 mhz
proasic3 dc and switching characteristics v1.4 2-111 embedded flashrom characteristics timing characteristics figure 2-44 ? timing diagram a 0 a 1 t s u t hold t s u t hold t s u t hold t c kq2 t c kq2 t c kq2 c lk a dd ress data d 0 d 0 d 1 table 2-124 ? embedded flashrom access time parameter description ?2 ?1 std. units t su address setup time 0.53 0.61 0.71 ns t hold address hold time 0.00 0.00 0.00 ns t ck2q clock to out 21.42 24.40 28.68 ns f max maximum clock frequency 15 15 15 mhz
proasic3 dc and switching characteristics 2-112 v1.4 jtag 1532 characteristics jtag timing delays do not include jtag i/os. to obtain complete jtag timing, add i/o buffer delays to the corresponding standard selected; refer to the i/o timing ch aracteristics in the "user i/o characteristics" section on page 2-14 for more details. timing characteristics table 2-125 ? jtag 1532 commercial-case conditions: t j = 70c, worst-case v cc = 1.425 v parameter description ?2 ?1 std. units t disu test data input setup time 0.50 0.57 0.67 ns t dihd test data input hold time 1.00 1.13 1.33 ns t tmssu test mode select setup time 0.50 0.57 0.67 ns t tmdhd test mode select hold time 1.00 1.13 1.33 ns t tck2q clock to q (data out) 6.00 6.80 8.00 ns t rstb2q reset to q (data out) 20.00 22.67 26.67 ns f tckmax tck maximum frequenc y 25.00 22.00 19.00 mhz t trstrem resetb removal time 0.00 0.00 0.00 ns t trstrec resetb recovery time 0.20 0.23 0.27 ns t trstmpw resetb minimum pulse tbd tbd tbd ns note: for specific junction temperature and voltage supply levels, refer to table 2-6 on page 2-6 for derating values.
proasic3 dc and switching characteristics v1.4 2-113 part number and revision date part number 51700097-002-4 revised august 2009 list of changes the following table lists critical changes that we re made in the current version of the chapter. previous version changes in current version (v1.4) page v1.3 (august 2008) 3.3 v lvcmos and 1.2 v lvcmos wide range support was added to the datasheet. this affects al l tables that contained 3.3 v lvcmos and 1.2 v lvcmos data. n/a i il and i ih input leakage current information was added to all "minimum and maximum dc input and output levels" tables. n/a ?f was removed from the data sheet. the speed grade is no longer supported. n/a the notes in table 2-2 recommended operating conditions 1,2 were updated. 2-2 table 2-4 overshoot and undershoot limits 1 was updated. 2-3 table 2-6 temperature and voltage de rating factors for timing delays was updated. 2-6 in table 2-116 ram4k9 , the following specifications were removed: t wro t cckh 2-100 in table 2-117 ram512x18 , the following specifications were removed: t wro t cckh 2-101 in the title of table2-741.8 v lvcmos high slew , v cci had a typo. it was changed from 3.0 v to 1.7 v. 2-58 v1.2 (june 2008) tj, maximum junction temperature, was changed to 100 from 110o in the "thermal characteristics" section and eq 2-2 . the calculated result of maximum power allowed has thus change d to 1.463 w from 1.951 w. 2-5 values for the a3p015 device were added to table 2-7 quiescent supply current characteristics . 2-6 values for the a3p015 device were added to table 2-14 different components contributing to dynamic power consumption in proasic3 devices . p ac14 was removed. table 2-15 different components co ntributing to th e static power consumption in proasic3 devices is new. 2-10 , 2-10 the "pll contribution ?ppll" section was updated to change the p pll formula from p ac13 + p ac14 * f clkout to p dc4 + p ac13 * f clkout . 2-12 both fall and rise values were included for t ddrisud and t ddrihd in table 2-102 input ddr propagation delays . 2-80 table 2-107 a3p015 global resource is new. 2-88 the typical value for delay increments in programmable delay blocks was changed from 160 to 200 in table 2-115 proasic3 cc c/pll specification . 2-92
proasic3 dc and switching characteristics 2-114 v1.4 v1.1 (january 2008) table note references were added to table 2-2 recommended operating conditions 1,2 , and the order of the table notes was changed. 2-2 the title for table 2-4 overshoot and undershoot limits 1 was modified to remove "as measured on quiet i/os." table note 1 was revised to remove "estimated sso density over cycles." tabl e note 2 was revised to remove "refers only to overshoot/undershoot limits for simultaneous switching i/os. " 2-3 the "power per i/o pin" section was updated to includ e 3 additional tables pertaining to input buffer power and output buffer power. 2-6 table 2-29 i/o output buffer maximum resistances 1 was revised to include values for 3.3 v pci/pci-x. 2-26 table 2-90 lvds minimum and maximum dc input and output levels was updated. 2-68 v1.0 (january 2008) in table 2-2 recommended operating conditions 1,2 , t j was listed in the symbol column and was incorrect. it was corrected and changed to t a . 2-2 in table 2-3 flash programming limits ? retention, storage and operating temperature1 , maximum operating junction temperature was changed from 110c to 100c for both commer cial and industrial grades. 2-2 the "pll behavior at browno ut condition" section is new. 2-3 in the "pll contribution?ppll" section , the following was deleted: fclkin is the input clock frequency. 2-12 in table 2-21 summary of maximum and minimum dc input levels , the note was incorrect. it previously said t j and it was corrected and changed to t a . 2-20 v1.0 (continued) in table 2-115 proasic3 cc c/pll specification , the sclk parameter and note 1 are new. 2-92 table 2-125 jtag 1532 was populated with the parameter data, which was not in the previous version of the document. 2-112 v2.2 (july 2007) this document was previously in datash eet v2.2. as a result of moving to the handbook format, actel restarted the version numbers so the new version number is v1.0. n/a v2.1 (may 2007) the t j parameter in table 3-2 ? recomme nded operating conditions was changed to t a , ambient temperature, and table notes 4?6 were added. 3-2 v2.0 (april 2007) table 3-5 ? package thermal resist ivities was updated with a3p1000 information. the note belo w the table is also new. 3-5 advance v0.7 (january 2007) the timing characteristics tables were updated. n/a the "pll macro" section was updated to add information on the vco and pll outputs during power-up. 2-15 the "pll macro" section was updated to include power-up information. 2-15 table 2-11 ? proasic3 ccc/pll specification was updated. 2-29 figure 2-19 ? peak-to-peak ji tter definition is new. 2-18 the "sram and fifo" section was updated with operation and timing requirement information. 2-21 the "reset" section was updated with read and write information. 2-25 the "reset" section was updated with read and write information. 2-25 previous version changes in current version (v1.4) page
proasic3 dc and switching characteristics v1.4 2-115 advance v0.7 (continued) the "introduction" in the "advanced i/os" section was updated to include information on input and outp ut buffers being disabled. 2-28 pci-x 3.3 v was added to table 2-11 ? vcci voltages and compatible standards. 2-29 in the table 2-15 ? levels of hot-swap support, the proasic3 compliance descriptions were upda ted for levels 3 and 4. 2-34 table 2-43 ? i/o hot-swap and 5 v input tolerance capabilities in proasic3 devices was updated. 2-64 notes 3, 4, and 5 were added to table 2-17 ? comparison table for 5 v? compliant receiver scheme . 5 x 52.72 was changed to 52.7 and the maximum current was updated from 4 x 52.7 to 5 x 52.7. 2-40 the "vccplf pll supply volt age" section was updated. 2-50 the "vpump programming supply voltage" section was updated. 2-50 the "gl globals" section was updated to include information about direct input into quadrant clocks. 2-51 v jtag was deleted from the "tck test clock" section. 2-51 in table 2-22 ? recommended tie-off va lues for the tck and trst pins, tsk was changed to tck in note 2. note 3 was also updated. 2-51 ambient was deleted from table 3-2 ? recommended operating conditions. vpump programming mode was changed fro m "3.0 to 3.6" to "3.15 to 3.45". 3-2 note 3 is new in table 3-4 ? overshoot and undershoot limits (as measured on quiet i/os)1. 3-2 in eq 3-2, 150 was changed to 110 and th e result changed from 3.9 to 1.951. 3-5 table 3-6 ? temperature and voltage dera ting factors for timing delays was updated. 3-6 table 3-5 ? package thermal resi stivities was updated. 3-5 table 3-14 ? summary of maximum and minimum dc input and output levels applicable to commercial and industrial conditions ?software default settings (advanced) and table 3-17 ? summary of maximum and minimum dc input levels applicable to commercial and in dustrial conditions (standard plus) were updated. 3-17 to 3-17 table 3-20 ? summary of i/o timing ch aracteristics?software default settings (advanced) and table 3-21 ? summary of i/o timing characteristics?software default settings (standard plus) were updated. 3-20 to 3-20 table 3-11 ? different components contributing to dynamic power consumption in proasic3 devices was updated. 3-9 table 3-24 ? i/o output buffer maximum resistances1 (advan ced) and table 3- 25 ? i/o output buffer maximum resist ances1 (standard plus) were updated. 3-22 to 3-22 table 3-17 ? summary of maximum and mi nimum dc input levels applicable to commercial and industrial conditions was updated. 3-18 table 3-28 ? i/o short currents iosh /iosl (advanced) and table 3-29 ? i/o short currents iosh/iosl (sta ndard plus) were updated. 3-24 to 3-26 the note in table 3-32 ? i/o input ri se time, fall time, and related i/o reliability was updated. 3-27 previous version changes in current version (v1.4) page
proasic3 dc and switching characteristics 2-116 v1.4 advance v0.7 (continued) figure 3-33 ? write access after write onto same address, figure 3-34 ? read access after write onto same address, and figure 3-35 ? write access after read onto same address are new. 3-82 to 3-84 figure 3-43 ? timing diagram was updated. 3-96 advance v0.5 (january 2006) b-lvds and m-ldvs are new i/o standards added to the datasheet. n/a the term flow-through was changed to pass-through. n/a figure 2-7 ? efficient long-lin e resources was updated. 2-7 the footnotes in figure 2-15 ? clock input sources including clkbuf, clkbuf_lvds/lvpecl, and clkint were updated. 2-16 the delay increments in the programmabl e delay blocks specification in figure 2-24 ? proasic3e ccc options. 2-24 the "sram and fifo" section was updated. 2-21 the "reset" section was updated. 2-25 the "wclk and rclk" section was updated. 2-25 the "reset" section was updated. 2-25 the "reset" section was updated. 2-27 the "introduction" of the "advan ced i/os" section was updated. 2-28 the "i/o banks" section is new. this section explains the following types of i/os: advanced standard+ standard table 2-12 ? automotive proasic3 bank types definition and differences is new. this table describes the standards listed above. 2-29 pci-x 3.3 v was added to the compatib le standards for 3.3 v in table 2- 11 ? vcci voltages and compatible standards 2-29 table 2-13 ? proasic3 i/o features was updated. 2-30 the "double data rate (ddr) suppo rt" section was updated to include information concerning implementation of the feature. 2-32 the "electrostatic discharge (esd) protec tion" section was up dated to include testing information. 2-35 level 3 and 4 descriptions were updated in table 2-43 ? i/o hot-swap and 5 v input tolerance capabilities in proasic3 devices. 2-64 the notes in table 2-43 ? i/o hot-swap and 5 v input tolerance capabilities in proasic3 devices were updated. 2-64 the "simultaneous switching outputs (sso s) and printed circuit board layout" section is new. 2-41 a footnote was added to table 2-14 ? m aximum i/o frequency for single-ended and differential i/os in all banks in automotive proasic3 devices (maximum drive strength and high slew selected). 2-30 table 2-18 ? automotive proasic3 i/o attribu tes vs. i/o standard applications 2-45 table 2-50 ? proasic3 output drive (out _drive) for standard i/o bank type (a3p030 device) 2-83 previous version changes in current version (v1.4) page
proasic3 dc and switching characteristics v1.4 2-117 advance v0.5 (continued) table 2-51 ? proasic3 output drive for st andard+ i/o bank ty pe was updated. 2-84 table 2-54 ? proasic3 output drive for advanced i/o bank type was updated. 2-84 the "x" was updated in the "user i/o naming convention" section. 2-48 the "v cc core supply voltage" pin description was updated. 2-50 the "vmvx i/o supply voltage (quiet)" pin description was updated to include information concerning leaving the pin unconnected. 2-50 the "v jtag jtag supply voltage" pin description was updated. 2-50 the "v pump programming supply voltage" pin description was updated to include information on what happens when the pin is tied to ground. 2-50 the "i/o user input/output" pin descript ion was updated to include information on what happens when the pin is unused. 2-50 the "jtag pins" section was updated to include information on what happens when the pin is unused. 2-51 the "programming" section was update d to include info rmation concerning serialization. 2-53 the "jtag 1532" section was upda ted to include sample/preload information. 2-54 "dc and switching characteristics" chapte r was updated with new information. 3-1 advance v0.3 m7 device information is new. n/a table 2-4 ? proasic3 globals/ spines/rows by device was updated to include the number or rows in each top or bottom spine. 2-16 extfb was removed from figure 2-24 ? proasic3e ccc options. 2-24 the "pll macro" section was updated. extfb information was removed from this section. 2-15 the ccc output peak-to- peak period jitter f ccc_out was updated in table 2- 11 ? proasic3 ccc/pll specification 2-29 extfb was removed from figure 2-27 ? ccc/pll macro. 2-28 table 2-13 ? proasic3 i/o features was updated. 2-30 the "hot-swap support" section was updated. 2-33 the "cold-sparing support" section was updated. 2-34 "electrostatic discharge (esd) prot ection" section was updated. 2-35 the lvpecl specification in table 2-43 ? i/o hot-swap and 5 v input tolerance capabilities in proasic3 devices was updated. 2-64 in the bank 1 area of figure 2-72 , vmv2 was changed to vmv1 and v cci b2 was changed to v cci b1. 2-97 the vjtag and i/o pin descriptions were updated in the "pin descriptions" section. 2-50 the "jtag pins" section was updated. 2-51 "128-bit aes decryption" section wa s updated to include m7 device information. 2-53 table 3-6 was updated. 3-6 previous version changes in current version (v1.4) page
proasic3 dc and switching characteristics 2-118 v1.4 advance v0.3 (continued) table 3-7 was updated. 3-6 in table 3-11, pac4 was updated. 3-93-8 table 3-20 was updated. 3-20 the note in table 3-32 was updated. 3-27 all timing characteristics tables were upda ted from lvttl to register delays 3-31 to 3-73 the timing characteristics for ram4k9, ra m512x18, and fifo were updated. 3-85 to 3-90 f tckmax was updated in table 3-110. 3-97 advance v0.2 figure 2-11 was updated. 2-9 the "clock resources (versanets)" section was updated. 2-9 the "versanet global networks and sp ine access" section was updated. 2-9 the "pll macro" sect ion was updated. 2-15 figure 2-27 was updated. 2-28 figure 2-20 was updated. 2-19 table 2-5 was updated. 2-25 table 2-6 was updated. 2-25 the "fifo flag usage considerations" sectio n was updated. 2-27 table 2-13 was updated. 2-30 figure 2-24 was updated. 2-31 the "cold-sparing support" section is new. 2-34 table 2-43 was updated. 2-64 table 2-18 was updated. 2-45 pin descriptions in the "jtag pins" section were updated. 2-51 the "user i/o naming convention" section was updated. 2-48 table 3-7 was updated. 3-6 the "methodology" section was updated. 3-10 table 3-40 and table 3-39 were updated. 3-33, 3-32 previous version changes in current version (v1.4) page
proasic3 dc and switching characteristics v1.4 2-119 actel safety critical, life support, and high-reliability applications policy the actel products described in this advance st atus datasheet may not have completed actel?s qualification process. actel may amend or enhance products during the product introduction and qualification process, resulting in changes in device functional ity or performance. it is the responsibility of each customer to ensure the fitn ess of any actel product (but especially a new product) for a particular purpose, including appr opriateness for safety-cri tical, life-s upport, and other high-reliability applicatio ns. consult actel?s terms and cond itions for specific liability exclusions relating to life-support applications. a reliabilit y report covering all of actel?s products is available on the actel website at http://www.actel.com/documents/ort_report.pdf . actel also offers a variety of enhanced qualification and lot acceptance screening procedures. contact your local actel sales office for addi tional reliability information.

v1.5 3-1 proasic3 packaging 3 ? package pin assignments 48-pin qfn note for package manufacturing and environmental information, visit the resource center at http://www.actel.com/products/ solutions/pac kage/docs.aspx . notes: 1. this is the bottom view of the package. 2. the die attach paddle center of th e package is tied to ground (gnd). 48 1 pin 1
package pin assignments 3-2 v1.5 48-pin qfp pin number a3p030 function 1io82rsb1 2 gec0/io73rsb1 3 gea0/io72rsb1 4 geb0/io71rsb1 5 gnd 6v cci b1 7io68rsb1 8io67rsb1 9io66rsb1 10 io65rsb1 11 io64rsb1 12 io62rsb1 13 io61rsb1 14 io60rsb1 15 io57rsb1 16 io55rsb1 17 io53rsb1 18 v cc 19 v cci b1 20 io46rsb1 21 io42rsb1 22 tck 23 tdi 24 tms 25 v pump 26 tdo 27 trst 28 v jtag 29 io38rsb0 30 gdb0/io34rsb0 31 gda0/io33rsb0 32 gdc0/io32rsb0 33 v cci b0 34 gnd 35 v cc 36 io25rsb0 37 io24rsb0 38 io22rsb0 39 io20rsb0 40 io18rsb0 41 io16rsb0 42 io14rsb0 43 io10rsb0 44 io08rsb0 45 io06rsb0 46 io04rsb0 47 io02rsb0 48 io00rsb0 48-pin qfp pin number a3p030 function
proasic3 packaging v1.5 3-3 68-pin qfn note for package manufacturing and environmental information, visit the resource center at http://www.actel.com/products/ solutions/pac kage/docs.aspx . notes: 1. this is the bottom view of the package. 2. the die attach paddle center of th e package is tied to ground (gnd). pin a1 mark 1 6 8
package pin assignments 3-4 v1.5 68-pin qfn pin number a3p015 function 1 io82rsb1 2 io80rsb1 3 io78rsb1 4 io76rsb1 5 gec0/io73rsb1 6 gea0/io72rsb1 7 geb0/io71rsb1 8v cc 9 gnd 10 v cci b1 11 io68rsb1 12 io67rsb1 13 io66rsb1 14 io65rsb1 15 io64rsb1 16 io63rsb1 17 io62rsb1 18 io60rsb1 19 io58rsb1 20 io56rsb1 21 io54rsb1 22 io52rsb1 23 io51rsb1 24 v cc 25 gnd 26 v cci b1 27 io50rsb1 28 io48rsb1 29 io46rsb1 30 io44rsb1 31 io42rsb1 32 tck 33 tdi 34 tms 35 v pump 36 tdo 37 trst 38 v jtag 39 io40rsb0 40 io37rsb0 41 gdb0/io34rsb0 42 gda0/io33rsb0 43 gdc0/io32rsb0 44 v cci b0 45 gnd 46 v cc 47 io31rsb0 48 io29rsb0 49 io28rsb0 50 io27rsb0 51 io25rsb0 52 io24rsb0 53 io22rsb0 54 io21rsb0 55 io19rsb0 56 io17rsb0 57 io15rsb0 58 io14rsb0 59 v cci b0 60 gnd 61 v cc 62 io12rsb0 63 io10rsb0 64 io08rsb0 65 io06rsb0 66 io04rsb0 67 io02rsb0 68 io00rsb0 68-pin qfn pin number a3p015 function
proasic3 packaging v1.5 3-5 68-pin qfn pin number a3p030 function 1io82rsb1 2io80rsb1 3io78rsb1 4io76rsb1 5 gec0/io73rsb1 6 gea0/io72rsb1 7 geb0/io71rsb1 8v cc 9 gnd 10 v cci b1 11 io68rsb1 12 io67rsb1 13 io66rsb1 14 io65rsb1 15 io64rsb1 16 io63rsb1 17 io62rsb1 18 io60rsb1 19 io58rsb1 20 io56rsb1 21 io54rsb1 22 io52rsb1 23 io51rsb1 24 v cc 25 gnd 26 vccib1 27 io50rsb1 28 io48rsb1 29 io46rsb1 30 io44rsb1 31 io42rsb1 32 tck 33 tdi 34 tms 35 v pump 36 tdo 37 trst 38 v jtag 39 io40rsb0 40 io37rsb0 41 gdb0/io34rsb0 42 gda0/io33rsb0 43 gdc0/io32rsb0 44 v cci b0 45 gnd 46 v cc 47 io31rsb0 48 io29rsb0 49 io28rsb0 50 io27rsb0 51 io25rsb0 52 io24rsb0 53 io22rsb0 54 io21rsb0 55 io19rsb0 56 io17rsb0 57 io15rsb0 58 io14rsb0 59 v cci b0 60 gnd 61 v cc 62 io12rsb0 63 io10rsb0 64 io08rsb0 65 io06rsb0 66 io04rsb0 67 io02rsb0 68 io00rsb0 68-pin qfn pin number a3p030 function
package pin assignments 3-6 v1.5 132-pin qfn note for package manufacturing and environmental information, visit the resource center at http://www.actel.com/products/ solutions/pac kage/docs.aspx . notes: 1. this is the bottom view of the package. 2. the die attach paddle center of th e package is tied to ground (gnd). a37 a1 a12 a36 d4 d3 d1 d2 a25 a48 a24 a13 b34 b1 b11 b44 b22 b12 c31 c1 c10 b33 b23 c30 c21 c40 c20 c11 optional corner pad (4x) pin a1mark
proasic3 packaging v1.5 3-7 132-pin qfn pin number a3p030 function a1 io01rsb1 a2 io81rsb1 a3 nc a4 io80rsb1 a5 gec0/io77rsb1 a6 nc a7 geb0/io75rsb1 a8 io73rsb1 a9 nc a10 v cc a11 io71rsb1 a12 io68rsb1 a13 io63rsb1 a14 io60rsb1 a15 nc a16 io59rsb1 a17 io57rsb1 a18 v cc a19 io54rsb1 a20 io52rsb1 a21 io49rsb1 a22 io48rsb1 a23 io47rsb1 a24 tdi a25 trst a26 io44rsb0 a27 nc a28 io43rsb0 a29 io42rsb0 a30 io40rsb0 a31 io39rsb0 a32 gdc0/io36rsb0 a33 nc a34 v cc a35 io34rsb0 a36 io31rsb0 a37 io26rsb0 a38 io23rsb0 a39 nc a40 io22rsb0 a41 io20rsb0 a42 io18rsb0 a43 v cc a44 io15rsb0 a45 io12rsb0 a46 io10rsb0 a47 io09rsb0 a48 io06rsb0 b1 io02rsb1 b2 io82rsb1 b3 gnd b4 io79rsb1 b5 nc b6 gnd b7 io74rsb1 b8 nc b9 gnd b10 io70rsb1 b11 io67rsb1 b12 io64rsb1 b13 io61rsb1 b14 gnd b15 io58rsb1 b16 io56rsb1 b17 gnd b18 io53rsb1 b19 io50rsb1 b20 gnd b21 io46rsb1 b22 tms b23 tdo b24 io45rsb0 132-pin qfn pin number a3p030 function b25 gnd b26 nc b27 io41rsb0 b28 gnd b29 gda0/io37rsb0 b30 nc b31 gnd b32 io33rsb0 b33 io30rsb0 b34 io27rsb0 b35 io24rsb0 b36 gnd b37 io21rsb0 b38 io19rsb0 b39 gnd b40 io16rsb0 b41 io13rsb0 b42 gnd b43 io08rsb0 b44 io05rsb0 c1 io03rsb1 c2 io00rsb1 c3 nc c4 io78rsb1 c5 gea0/io76rsb1 c6 nc c7 nc c8 v cci b1 c9 io69rsb1 c10 io66rsb1 c11 io65rsb1 c12 io62rsb1 c13 nc c14 nc c15 io55rsb1 c16 v cci b1 132-pin qfn pin number a3p030 function
package pin assignments 3-8 v1.5 c17 io51rsb1 c18 nc c19 tck c20 nc c21 v pump c22 v jtag c23 nc c24 nc c25 nc c26 gdb0/io38rsb0 c27 nc c28 v cci b0 c29 io32rsb0 c30 io29rsb0 c31 io28rsb0 c32 io25rsb0 c33 nc c34 nc c35 v cci b0 c36 io17rsb0 c37 io14rsb0 c38 io11rsb0 c39 io07rsb0 c40 io04rsb0 d1 gnd d2 gnd d3 gnd d4 gnd 132-pin qfn pin number a3p030 function
proasic3 packaging v1.5 3-9 132-pin qfn pin number a3p060 function a1 gab2/io00rsb1 a2 io93rsb1 a3 v cci b1 a4 gfc1/io89rsb1 a5 gfb0/io86rsb1 a6 v ccplf a7 gfa1/io84rsb1 a8 gfc2/io81rsb1 a9 io78rsb1 a10 v cc a11 geb1/io75rsb1 a12 gea0/io72rsb1 a13 gec2/io69rsb1 a14 io65rsb1 a15 v cc a16 io64rsb1 a17 io63rsb1 a18 io62rsb1 a19 io61rsb1 a20 io58rsb1 a21 gdb2/io55rsb1 a22 nc a23 gda2/io54rsb1 a24 tdi a25 trst a26 gdc1/io48rsb0 a27 v cc a28 io47rsb0 a29 gcc2/io46rsb0 a30 gca2/io44rsb0 a31 gca0/io43rsb0 a32 gcb1/io40rsb0 a33 io36rsb0 a34 v cc a35 io31rsb0 a36 gba2/io28rsb0 a37 gbb1/io25rsb0 a38 gbc0/io22rsb0 a39 v cci b0 a40 io21rsb0 a41 io18rsb0 a42 io15rsb0 a43 io14rsb0 a44 io11rsb0 a45 gab1/io08rsb0 a46 nc a47 gab0/io07rsb0 a48 io04rsb0 b1 io01rsb1 b2 gac2/io94rsb1 b3 gnd b4 gfc0/io88rsb1 b5 v complf b6 gnd b7 gfb2/io82rsb1 b8 io79rsb1 b9 gnd b10 geb0/io74rsb1 b11 vmv1 b12 geb2/io70rsb1 b13 io67rsb1 b14 gnd b15 nc b16 nc b17 gnd b18 io59rsb1 b19 gdc2/io56rsb1 b20 gnd b21 gndq b22 tms b23 tdo b24 gdc0/io49rsb0 132-pin qfn pin number a3p060 function b25 gnd b26 nc b27 gcb2/io45rsb0 b28 gnd b29 gcb0/io41rsb0 b30 gcc1/io38rsb0 b31 gnd b32 gbb2/io30rsb0 b33 vmv0 b34 gba0/io26rsb0 b35 gbc1/io23rsb0 b36 gnd b37 io20rsb0 b38 io17rsb0 b39 gnd b40 io12rsb0 b41 gac0/io09rsb0 b42 gnd b43 gaa1/io06rsb0 b44 gndq c1 gaa2/io02rsb1 c2 io95rsb1 c3 v cc c4 gfb1/io87rsb1 c5 gfa0/io85rsb1 c6 gfa2/io83rsb1 c7 io80rsb1 c8 v cci b1 c9 gea1/io73rsb1 c10 gndq c11 gea2/io71rsb1 c12 io68rsb1 c13 v cci b1 c14 nc c15 nc c16 io60rsb1 132-pin qfn pin number a3p060 function
package pin assignments 3-10 v1.5 c17 io57rsb1 c18 nc c19 tck c20 vmv1 c21 v pump c22 v jtag c23 v cci b0 c24 nc c25 nc c26 gca1/io42rsb0 c27 gcc0/io39rsb0 c28 v cci b0 c29 io29rsb0 c30 gndq c31 gba1/io27rsb0 c32 gbb0/io24rsb0 c33 v cc c34 io19rsb0 c35 io16rsb0 c36 io13rsb0 c37 gac1/io10rsb0 c38 nc c39 gaa0/io05rsb0 c40 vmv0 d1 gnd d2 gnd d3 gnd d4 gnd 132-pin qfn pin number a3p060 function
proasic3 packaging v1.5 3-11 132-pin qfn pin number a3p125 function a1 gab2/io69rsb1 a2 io130rsb1 a3 v cci b1 a4 gfc1/io126rsb1 a5 gfb0/io123rsb1 a6 v ccplf a7 gfa1/io121rsb1 a8 gfc2/io118rsb1 a9 io115rsb1 a10 v cc a11 geb1/io110rsb1 a12 gea0/io107rsb1 a13 gec2/io104rsb1 a14 io100rsb1 a15 v cc a16 io99rsb1 a17 io96rsb1 a18 io94rsb1 a19 io91rsb1 a20 io85rsb1 a21 io79rsb1 a22 v cc a23 gdb2/io71rsb1 a24 tdi a25 trst a26 gdc1/io61rsb0 a27 v cc a28 io60rsb0 a29 gcc2/io59rsb0 a30 gca2/io57rsb0 a31 gca0/io56rsb0 a32 gcb1/io53rsb0 a33 io49rsb0 a34 v cc a35 io44rsb0 a36 gba2/io41rsb0 a37 gbb1/io38rsb0 a38 gbc0/io35rsb0 a39 v cci b0 a40 io28rsb0 a41 io22rsb0 a42 io18rsb0 a43 io14rsb0 a44 io11rsb0 a45 io07rsb0 a46 v cc a47 gac1/io05rsb0 a48 gab0/io02rsb0 b1 io68rsb1 b2 gac2/io131rsb1 b3 gnd b4 gfc0/io125rsb1 b5 v complf b6 gnd b7 gfb2/io119rsb1 b8 io116rsb1 b9 gnd b10 geb0/io109rsb1 b11 vmv1 b12 geb2/io105rsb1 b13 io101rsb1 b14 gnd b15 io98rsb1 b16 io95rsb1 b17 gnd b18 io87rsb1 b19 io81rsb1 b20 gnd b21 gndq b22 tms b23 tdo b24 gdc0/io62rsb0 132-pin qfn pin number a3p125 function b25 gnd b26 nc b27 gcb2/io58rsb0 b28 gnd b29 gcb0/io54rsb0 b30 gcc1/io51rsb0 b31 gnd b32 gbb2/io43rsb0 b33 vmv0 b34 gba0/io39rsb0 b35 gbc1/io36rsb0 b36 gnd b37 io26rsb0 b38 io21rsb0 b39 gnd b40 io13rsb0 b41 io08rsb0 b42 gnd b43 gac0/io04rsb0 b44 gndq c1 gaa2/io67rsb1 c2 io132rsb1 c3 v cc c4 gfb1/io124rsb1 c5 gfa0/io122rsb1 c6 gfa2/io120rsb1 c7 io117rsb1 c8 v cci b1 c9 gea1/io108rsb1 c10 gndq c11 gea2/io106rsb1 c12 io103rsb1 c13 v cci b1 c14 io97rsb1 c15 io93rsb1 c16 io89rsb1 132-pin qfn pin number a3p125 function
package pin assignments 3-12 v1.5 c17 io83rsb1 c18 v cci b1 c19 tck c20 vmv1 c21 v pump c22 v jtag c23 v cci b0 c24 nc c25 nc c26 gca1/io55rsb0 c27 gcc0/io52rsb0 c28 v cci b0 c29 io42rsb0 c30 gndq c31 gba1/io40rsb0 c32 gbb0/io37rsb0 c33 v cc c34 io24rsb0 c35 io19rsb0 c36 io16rsb0 c37 io10rsb0 c38 v cci b0 c39 gab1/io03rsb0 c40 vmv0 d1 gnd d2 gnd d3 gnd d4 gnd 132-pin qfn pin number a3p125 function
proasic3 packaging v1.5 3-13 132-pin qfn pin number a3p250 function a1 gab2/io117upb3 a2 io117vpb3 a3 v cci b3 a4 gfc1/io110pdb3 a5 gfb0/io109npb3 a6 v ccplf a7 gfa1/io108ppb3 a8 gfc2/io105ppb3 a9 io103ndb3 a10 v cc a11 gea1/io98ppb3 a12 gea0/io98npb3 a13 gec2/io95rsb2 a14 io91rsb2 a15 v cc a16 io90rsb2 a17 io87rsb2 a18 io85rsb2 a19 io82rsb2 a20 io76rsb2 a21 io70rsb2 a22 v cc a23 gdb2/io62rsb2 a24 tdi a25 trst a26 gdc1/io58udb1 a27 v cc a28 io54ndb1 a29 io52ndb1 a30 gca2/io51ppb1 a31 gca0/io50npb1 a32 gcb1/io49pdb1 a33 io47nsb1 a34 v cc a35 io41npb1 a36 gba2/io41ppb1 a37 gbb1/io38rsb0 a38 gbc0/io35rsb0 a39 v cci b0 a40 io28rsb0 a41 io22rsb0 a42 io18rsb0 a43 io14rsb0 a44 io11rsb0 a45 io07rsb0 a46 v cc a47 gac1/io05rsb0 a48 gab0/io02rsb0 b1 io118vdb3 b2 gac2/io116udb3 b3 gnd b4 gfc0/io110ndb3 b5 v complf b6 gnd b7 gfb2/io106psb3 b8 io103pdb3 b9 gnd b10 geb0/io99ndb3 b11 vmv3 b12 geb2/io96rsb2 b13 io92rsb2 b14 gnd b15 io89rsb2 b16 io86rsb2 b17 gnd b18 io78rsb2 b19 io72rsb2 b20 gnd b21 gndq b22 tms b23 tdo b24 gdc0/io58vdb1 132-pin qfn pin number a3p250 function b25 gnd b26 io54pdb1 b27 gcb2/io52pdb1 b28 gnd b29 gcb0/io49ndb1 b30 gcc1/io48pdb1 b31 gnd b32 gbb2/io42pdb1 b33 vmv1 b34 gba0/io39rsb0 b35 gbc1/io36rsb0 b36 gnd b37 io26rsb0 b38 io21rsb0 b39 gnd b40 io13rsb0 b41 io08rsb0 b42 gnd b43 gac0/io04rsb0 b44 gndq c1 gaa2/io118udb3 c2 io116vdb3 c3 v cc c4 gfb1/io109ppb3 c5 gfa0/io108npb3 c6 gfa2/io107psb3 c7 io105npb3 c8 v cci b3 c9 geb1/io99pdb3 c10 gndq c11 gea2/io97rsb2 c12 io94rsb2 c13 v cci b2 c14 io88rsb2 c15 io84rsb2 c16 io80rsb2 132-pin qfn pin number a3p250 function
package pin assignments 3-14 v1.5 c17 io74rsb2 c18 v cci b2 c19 tck c20 vmv2 c21 v pump c22 v jtag c23 v cci b1 c24 io53nsb1 c25 io51npb1 c26 gca1/io50ppb1 c27 gcc0/io48ndb1 c28 v cci b1 c29 io42ndb1 c30 gndq c31 gba1/io40rsb0 c32 gbb0/io37rsb0 c33 v cc c34 io24rsb0 c35 io19rsb0 c36 io16rsb0 c37 io10rsb0 c38 v cci b0 c39 gab1/io03rsb0 c40 vmv0 d1 gnd d2 gnd d3 gnd d4 gnd 132-pin qfn pin number a3p250 function
proasic3 packaging v1.5 3-15 121-pin csp note for package manufacturing and environmental information, visit the resource center at http://www.actel.com/products/ solutions/pac kage/docs.aspx . notes: 1. this is the bottom view of the package. 2. the die attach paddle center of th e package is tied to ground (gnd). 11 10 1 2 3 4 5 6 7 8 9 a b c d e f g h j k l
package pin assignments 3-16 v1.5 121-pin csp pin number a3p060 function a1 gndq a2 io01rsb0 a3 gaa1/io03rsb0 a4 gac1/io07rsb0 a5 io15rsb0 a6 io13rsb0 a7 io17rsb0 a8 gbb1/io22rsb0 a9 gba1/io24rsb0 a10 gndq a11 vmv0 b1 gaa2/io95rsb1 b2 io00rsb0 b3 gaa0/io02rsb0 b4 gac0/io06rsb0 b5 io08rsb0 b6 io12rsb0 b7 io16rsb0 b8 gbc1/io20rsb0 b9 gbb0/io21rsb0 b10 gbb2/io27rsb0 b11 gba2/io25rsb0 c1 io89rsb1 c2 gac2/io91rsb1 c3 gab1/io05rsb0 c4 gab0/io04rsb0 c5 io09rsb0 c6 io14rsb0 c7 gba0/io23rsb0 c8 gbc0/io19rsb0 c9 io26rsb0 c10 io28rsb0 c11 gbc2/io29rsb0 d1 io88rsb1 d2 io90rsb1 d3 gab2/io93rsb1 d4 io10rsb0 d5 io11rsb0 d6 io18rsb0 d7 io32rsb0 d8 io31rsb0 d9 gca2/io41rsb0 d10 io30rsb0 d11 io33rsb0 e1 io87rsb1 e2 gfc0/io85rsb1 e3 io92rsb1 e4 io94rsb1 e5 v cc e6 v cci b0 e7 gnd e8 gcc0/io36rsb0 e9 io34rsb0 e10 gcb1/io37rsb0 e11 gcc1/io35rsb0 f1 v complf f2 gfb0/io83rsb1 f3 gfa0/io82rsb1 f4 gfc1/io86rsb1 f5 v cci b1 f6 v cc f7 v cci b0 f8 gcb2/io42rsb0 f9 gcc2/io43rsb0 f10 gcb0/io38rsb0 f11 gca1/io39rsb0 g1 v ccplf g2 gfb2/io79rsb1 g3 gfa1/io81rsb1 g4 gfb1/io84rsb1 g5 gnd g6 v cci b1 121-pin csp pin number a3p060 function g7 v cc g8 gdc0/io46rsb0 g9 gda1/io49rsb0 g10 gdb0/io48rsb0 g11 gca0/io40rsb0 h1 io75rsb1 h2 io76rsb1 h3 gfc2/io78rsb1 h4 gfa2/io80rsb1 h5 io77rsb1 h6 gec2/io66rsb1 h7 io54rsb1 h8 gdc2/io53rsb1 h9 v jtag h10 trst h11 io44rsb0 j1 gec1/io74rsb1 j2 gec0/io73rsb1 j3 geb1/io72rsb1 j4 gea0/io69rsb1 j5 geb2/io67rsb1 j6 io62rsb1 j7 gda2/io51rsb1 j8 gdb2/io52rsb1 j9 tdi j10 tdo j11 gdc1/io45rsb0 k1 geb0/io71rsb1 k2 gea1/io70rsb1 k3 gea2/io68rsb1 k4 io64rsb1 k5 io60rsb1 k6 io59rsb1 k7 io56rsb1 k8 tck k9 tms 121-pin csp pin number a3p060 function
proasic3 packaging v1.5 3-17 k10 v pump k11 gdb1/io47rsb0 l1 vmv1 l2 gndq l3 io65rsb1 l4 io63rsb1 l5 io61rsb1 l6 io58rsb1 l7 io57rsb1 l8 io55rsb1 l9 gndq l10 gda0/io50rsb0 l11 vmv1 121-pin csp pin number a3p060 function
package pin assignments 3-18 v1.5 100-pin vqfp note for package manufacturing and environmental information, visit the resource center at http://www.actel.com/products/ solutions/pac kage/docs.aspx . note: this is the top view of the package. 1 100
proasic3 packaging v1.5 3-19 100-pin vqfp pin number a3p030 function 1gnd 2 io82rsb1 3 io81rsb1 4 io80rsb1 5 io79rsb1 6 io78rsb1 7 io77rsb1 8 io76rsb1 9gnd 10 io75rsb1 11 io74rsb1 12 gec0/io73rsb1 13 gea0/io72rsb1 14 geb0/io71rsb1 15 io70rsb1 16 io69rsb1 17 v cc 18 v cci b1 19 io68rsb1 20 io67rsb1 21 io66rsb1 22 io65rsb1 23 io64rsb1 24 io63rsb1 25 io62rsb1 26 io61rsb1 27 io60rsb1 28 io59rsb1 29 io58rsb1 30 io57rsb1 31 io56rsb1 32 io55rsb1 33 io54rsb1 34 io53rsb1 35 io52rsb1 36 io51rsb1 37 v cc 38 gnd 39 v cci b1 40 io49rsb1 41 io47rsb1 42 io46rsb1 43 io45rsb1 44 io44rsb1 45 io43rsb1 46 io42rsb1 47 tck 48 tdi 49 tms 50 nc 51 gnd 52 v pump 53 nc 54 tdo 55 trst 56 v jtag 57 io41rsb0 58 io40rsb0 59 io39rsb0 60 io38rsb0 61 io37rsb0 62 io36rsb0 63 gdb0/io34rsb0 64 gda0/io33rsb0 65 gdc0/io32rsb0 66 v cci b0 67 gnd 68 v cc 69 io31rsb0 70 io30rsb0 71 io29rsb0 72 io28rsb0 100-pin vqfp pin number a3p030 function 73 io27rsb0 74 io26rsb0 75 io25rsb0 76 io24rsb0 77 io23rsb0 78 io22rsb0 79 io21rsb0 80 io20rsb0 81 io19rsb0 82 io18rsb0 83 io17rsb0 84 io16rsb0 85 io15rsb0 86 io14rsb0 87 v cci b0 88 gnd 89 v cc 90 io12rsb0 91 io10rsb0 92 io08rsb0 93 io07rsb0 94 io06rsb0 95 io05rsb0 96 io04rsb0 97 io03rsb0 98 io02rsb0 99 io01rsb0 100 io00rsb0 100-pin vqfp pin number a3p030 function
package pin assignments 3-20 v1.5 100-pin vqfp pin number a3p060 function 1gnd 2 gaa2/io51rsb1 3 io52rsb1 4 gab2/io53rsb1 5 io95rsb1 6 gac2/io94rsb1 7 io93rsb1 8 io92rsb1 9gnd 10 gfb1/io87rsb1 11 gfb0/io86rsb1 12 v complf 13 gfa0/io85rsb1 14 v ccplf 15 gfa1/io84rsb1 16 gfa2/io83rsb1 17 v cc 18 v cci b1 19 gec1/io77rsb1 20 geb1/io75rsb1 21 geb0/io74rsb1 22 gea1/io73rsb1 23 gea0/io72rsb1 24 vmv1 25 gndq 26 gea2/io71rsb1 27 geb2/io70rsb1 28 gec2/io69rsb1 29 io68rsb1 30 io67rsb1 31 io66rsb1 32 io65rsb1 33 io64rsb1 34 io63rsb1 35 io62rsb1 36 io61rsb1 37 v cc 38 gnd 39 v cci b1 40 io60rsb1 41 io59rsb1 42 io58rsb1 43 io57rsb1 44 gdc2/io56rsb1 45 gdb2/io55rsb1 46 gda2/io54rsb1 47 tck 48 tdi 49 tms 50 vmv1 51 gnd 52 v pump 53 nc 54 tdo 55 trst 56 v jtag 57 gda1/io49rsb0 58 gdc0/io46rsb0 59 gdc1/io45rsb0 60 gcc2/io43rsb0 61 gcb2/io42rsb0 62 gca0/io40rsb0 63 gca1/io39rsb0 64 gcc0/io36rsb0 65 gcc1/io35rsb0 66 v cci b0 67 gnd 68 v cc 69 io31rsb0 70 gbc2/io29rsb0 71 gbb2/io27rsb0 72 io26rsb0 100-pin vqfp pin number a3p060 function 73 gba2/io25rsb0 74 vmv0 75 gndq 76 gba1/io24rsb0 77 gba0/io23rsb0 78 gbb1/io22rsb0 79 gbb0/io21rsb0 80 gbc1/io20rsb0 81 gbc0/io19rsb0 82 io18rsb0 83 io17rsb0 84 io15rsb0 85 io13rsb0 86 io11rsb0 87 v cci b0 88 gnd 89 v cc 90 io10rsb0 91 io09rsb0 92 io08rsb0 93 gac1/io07rsb0 94 gac0/io06rsb0 95 gab1/io05rsb0 96 gab0/io04rsb0 97 gaa1/io03rsb0 98 gaa0/io02rsb0 99 io01rsb0 100 io00rsb0 100-pin vqfp pin number a3p060 function
proasic3 packaging v1.5 3-21 100-pin vqfp pin number a3p125 function 1gnd 2 gaa2/io67rsb1 3 io68rsb1 4 gab2/io69rsb1 5io132rsb1 6 gac2/io131rsb1 7io130rsb1 8io129rsb1 9gnd 10 gfb1/io124rsb1 11 gfb0/io123rsb1 12 v complf 13 gfa0/io122rsb1 14 v ccplf 15 gfa1/io121rsb1 16 gfa2/io120rsb1 17 v cc 18 v cci b1 19 gec0/io111rsb1 20 geb1/io110rsb1 21 geb0/io109rsb1 22 gea1/io108rsb1 23 gea0/io107rsb1 24 vmv1 25 gndq 26 gea2/io106rsb1 27 geb2/io105rsb1 28 gec2/io104rsb1 29 io102rsb1 30 io100rsb1 31 io99rsb1 32 io97rsb1 33 io96rsb1 34 io95rsb1 35 io94rsb1 36 io93rsb1 37 v cc 38 gnd 39 v cci b1 40 io87rsb1 41 io84rsb1 42 io81rsb1 43 io75rsb1 44 gdc2/io72rsb1 45 gdb2/io71rsb1 46 gda2/io70rsb1 47 tck 48 tdi 49 tms 50 vmv1 51 gnd 52 v pump 53 nc 54 tdo 55 trst 56 v jtag 57 gda1/io65rsb0 58 gdc0/io62rsb0 59 gdc1/io61rsb0 60 gcc2/io59rsb0 61 gcb2/io58rsb0 62 gca0/io56rsb0 63 gca1/io55rsb0 64 gcc0/io52rsb0 65 gcc1/io51rsb0 66 v cci b0 67 gnd 68 v cc 69 io47rsb0 70 gbc2/io45rsb0 71 gbb2/io43rsb0 72 io42rsb0 100-pin vqfp pin number a3p125 function 73 gba2/io41rsb0 74 vmv0 75 gndq 76 gba1/io40rsb0 77 gba0/io39rsb0 78 gbb1/io38rsb0 79 gbb0/io37rsb0 80 gbc1/io36rsb0 81 gbc0/io35rsb0 82 io32rsb0 83 io28rsb0 84 io25rsb0 85 io22rsb0 86 io19rsb0 87 v cci b0 88 gnd 89 v cc 90 io15rsb0 91 io13rsb0 92 io11rsb0 93 io09rsb0 94 io07rsb0 95 gac1/io05rsb0 96 gac0/io04rsb0 97 gab1/io03rsb0 98 gab0/io02rsb0 99 gaa1/io01rsb0 100 gaa0/io00rsb0 100-pin vqfp pin number a3p125 function
package pin assignments 3-22 v1.5 100-pin vqfp pin number a3p250 function 1 gnd 2 gaa2/io118udb3 3io118vdb3 4 gab2/io117udb3 5io117vdb3 6 gac2/io116udb3 7io116vdb3 8 io112psb3 9 gnd 10 gfb1/io109pdb3 11 gfb0/io109ndb3 12 v complf 13 gfa0/io108npb3 14 v ccplf 15 gfa1/io108ppb3 16 gfa2/io107psb3 17 v cc 18 v cci b3 19 gfc2/io105psb3 20 gec1/io100pdb3 21 gec0/io100ndb3 22 gea1/io98pdb3 23 gea0/io98ndb3 24 vmv3 25 gndq 26 gea2/io97rsb2 27 geb2/io96rsb2 28 gec2/io95rsb2 29 io93rsb2 30 io92rsb2 31 io91rsb2 32 io90rsb2 33 io88rsb2 34 io86rsb2 35 io85rsb2 36 io84rsb2 37 v cc 38 gnd 39 v cci b2 40 io77rsb2 41 io74rsb2 42 io71rsb2 43 gdc2/io63rsb2 44 gdb2/io62rsb2 45 gda2/io61rsb2 46 gndq 47 tck 48 tdi 49 tms 50 vmv2 51 gnd 52 v pump 53 nc 54 tdo 55 trst 56 v jtag 57 gda1/io60usb1 58 gdc0/io58vdb1 59 gdc1/io58udb1 60 io52ndb1 61 gcb2/io52pdb1 62 gca1/io50pdb1 63 gca0/io50ndb1 64 gcc0/io48ndb1 65 gcc1/io48pdb1 66 v cci b1 67 gnd 68 v cc 69 io43ndb1 70 gbc2/io43pdb1 71 gbb2/io42psb1 72 io41ndb1 100-pin vqfp pin number a3p250 function 73 gba2/io41pdb1 74 vmv1 75 gndq 76 gba1/io40rsb0 77 gba0/io39rsb0 78 gbb1/io38rsb0 79 gbb0/io37rsb0 80 gbc1/io36rsb0 81 gbc0/io35rsb0 82 io29rsb0 83 io27rsb0 84 io25rsb0 85 io23rsb0 86 io21rsb0 87 v cci b0 88 gnd 89 v cc 90 io15rsb0 91 io13rsb0 92 io11rsb0 93 gac1/io05rsb0 94 gac0/io04rsb0 95 gab1/io03rsb0 96 gab0/io02rsb0 97 gaa1/io01rsb0 98 gaa0/io00rsb0 99 gndq 100 vmv0 100-pin vqfp pin number a3p250 function
proasic3 packaging v1.5 3-23 144-pin tqfp note for package manufacturing and environmental information, visit the resource center at http://www.actel.com/products/ solutions/pac kage/docs.aspx . note: this is the top view of the package. 1 144 144-pin tqfp
package pin assignments 3-24 v1.5 144-pin tqfp pin number a3p060 function 1 gaa2/io51rsb1 2 io52rsb1 3 gab2/io53rsb1 4 io95rsb1 5 gac2/io94rsb1 6 io93rsb1 7 io92rsb1 8 io91rsb1 9v cc 10 gnd 11 v cci b1 12 io90rsb1 13 gfc1/io89rsb1 14 gfc0/io88rsb1 15 gfb1/io87rsb1 16 gfb0/io86rsb1 17 v complf 18 gfa0/io85rsb1 19 v ccplf 20 gfa1/io84rsb1 21 gfa2/io83rsb1 22 gfb2/io82rsb1 23 gfc2/io81rsb1 24 io80rsb1 25 io79rsb1 26 io78rsb1 27 gnd 28 v cci b1 29 gec1/io77rsb1 30 gec0/io76rsb1 31 geb1/io75rsb1 32 geb0/io74rsb1 33 gea1/io73rsb1 34 gea0/io72rsb1 35 vmv1 36 gndq 37 nc 38 gea2/io71rsb1 39 geb2/io70rsb1 40 gec2/io69rsb1 41 io68rsb1 42 io67rsb1 43 io66rsb1 44 io65rsb1 45 v cc 46 gnd 47 v cci b1 48 nc 49 io64rsb1 50 nc 51 io63rsb1 52 nc 53 io62rsb1 54 nc 55 io61rsb1 56 nc 57 nc 58 io60rsb1 59 io59rsb1 60 io58rsb1 61 io57rsb1 62 nc 63 gnd 64 nc 65 gdc2/io56rsb1 66 gdb2/io55rsb1 67 gda2/io54rsb1 68 gndq 69 tck 70 tdi 71 tms 72 vmv1 144-pin tqfp pin number a3p060 function 73 v pump 74 nc 75 tdo 76 trst 77 v jtag 78 gda0/io50rsb0 79 gdb0/io48rsb0 80 gdb1/io47rsb0 81 v cci b0 82 gnd 83 io44rsb0 84 gcc2/io43rsb0 85 gcb2/io42rsb0 86 gca2/io41rsb0 87 gca0/io40rsb0 88 gca1/io39rsb0 89 gcb0/io38rsb0 90 gcb1/io37rsb0 91 gcc0/io36rsb0 92 gcc1/io35rsb0 93 io34rsb0 94 io33rsb0 95 nc 96 nc 97 nc 98 v cci b0 99 gnd 100 v cc 101 io30rsb0 102 gbc2/io29rsb0 103 io28rsb0 104 gbb2/io27rsb0 105 io26rsb0 106 gba2/io25rsb0 107 vmv0 108 gndq 144-pin tqfp pin number a3p060 function
proasic3 packaging v1.5 3-25 109 nc 110 nc 111 gba1/io24rsb0 112 gba0/io23rsb0 113 gbb1/io22rsb0 114 gbb0/io21rsb0 115 gbc1/io20rsb0 116 gbc0/io19rsb0 117 v cci b0 118 gnd 119 v cc 120 io18rsb0 121 io17rsb0 122 io16rsb0 123 io15rsb0 124 io14rsb0 125 io13rsb0 126 io12rsb0 127 io11rsb0 128 nc 129 io10rsb0 130 io09rsb0 131 io08rsb0 132 gac1/io07rsb0 133 gac0/io06rsb0 134 nc 135 gnd 136 nc 137 gab1/io05rsb0 138 gab0/io04rsb0 139 gaa1/io03rsb0 140 gaa0/io02rsb0 141 io01rsb0 142 io00rsb0 143 gndq 144 vmv0 144-pin tqfp pin number a3p060 function
package pin assignments 3-26 v1.5 144-pin tqfp pin number a3p125 function 1 gaa2/io67rsb1 2 io68rsb1 3 gab2/io69rsb1 4io132rsb1 5 gac2/io131rsb1 6io130rsb1 7io129rsb1 8io128rsb1 9v cc 10 gnd 11 v cci b1 12 io127rsb1 13 gfc1/io126rsb1 14 gfc0/io125rsb1 15 gfb1/io124rsb1 16 gfb0/io123rsb1 17 v complf 18 gfa0/io122rsb1 19 v ccplf 20 gfa1/io121rsb1 21 gfa2/io120rsb1 22 gfb2/io119rsb1 23 gfc2/io118rsb1 24 io117rsb1 25 io116rsb1 26 io115rsb1 27 gnd 28 v cci b1 29 gec1/io112rsb1 30 gec0/io111rsb1 31 geb1/io110rsb1 32 geb0/io109rsb1 33 gea1/io108rsb1 34 gea0/io107rsb1 35 vmv1 36 gndq 37 nc 38 gea2/io106rsb1 39 geb2/io105rsb1 40 gec2/io104rsb1 41 io103rsb1 42 io102rsb1 43 io101rsb1 44 io100rsb1 45 v cc 46 gnd 47 v cci b1 48 io99rsb1 49 io97rsb1 50 io95rsb1 51 io93rsb1 52 io92rsb1 53 io90rsb1 54 io88rsb1 55 io86rsb1 56 io84rsb1 57 io83rsb1 58 io82rsb1 59 io81rsb1 60 io80rsb1 61 io79rsb1 62 v cc 63 gnd 64 v cci b1 65 gdc2/io72rsb1 66 gdb2/io71rsb1 67 gda2/io70rsb1 68 gndq 69 tck 70 tdi 71 tms 72 vmv1 144-pin tqfp pin number a3p125 function 73 v pump 74 nc 75 tdo 76 trst 77 v jtag 78 gda0/io66rsb0 79 gdb0/io64rsb0 80 gdb1/io63rsb0 81 v cci b0 82 gnd 83 io60rsb0 84 gcc2/io59rsb0 85 gcb2/io58rsb0 86 gca2/io57rsb0 87 gca0/io56rsb0 88 gca1/io55rsb0 89 gcb0/io54rsb0 90 gcb1/io53rsb0 91 gcc0/io52rsb0 92 gcc1/io51rsb0 93 io50rsb0 94 io49rsb0 95 nc 96 nc 97 nc 98 v cci b0 99 gnd 100 v cc 101 io47rsb0 102 gbc2/io45rsb0 103 io44rsb0 104 gbb2/io43rsb0 105 io42rsb0 106 gba2/io41rsb0 107 vmv0 108 gndq 144-pin tqfp pin number a3p125 function
proasic3 packaging v1.5 3-27 109 gba1/io40rsb0 110 gba0/io39rsb0 111 gbb1/io38rsb0 112 gbb0/io37rsb0 113 gbc1/io36rsb0 114 gbc0/io35rsb0 115 io34rsb0 116 io33rsb0 117 v cci b0 118 gnd 119 v cc 120 io29rsb0 121 io28rsb0 122 io27rsb0 123 io25rsb0 124 io23rsb0 125 io21rsb0 126 io19rsb0 127 io17rsb0 128 io16rsb0 129 io14rsb0 130 io12rsb0 131 io10rsb0 132 io08rsb0 133 io06rsb0 134 v cci b0 135 gnd 136 v cc 137 gac1/io05rsb0 138 gac0/io04rsb0 139 gab1/io03rsb0 140 gab0/io02rsb0 141 gaa1/io01rsb0 142 gaa0/io00rsb0 143 gndq 144 vmv0 144-pin tqfp pin number a3p125 function
package pin assignments 3-28 v1.5 208-pin pqfp note for package manufacturing and environmental information, visit the resource center at http://www.actel.com/products/ solutions/pac kage/docs.aspx . note: this is the top view of the package. 208-pin pqfp 1 208
proasic3 packaging v1.5 3-29 208-pin pqfp pin number a3p125 function 1gnd 2 gaa2/io67rsb1 3 io68rsb1 4 gab2/io69rsb1 5io132rsb1 6 gac2/io131rsb1 7nc 8nc 9io130rsb1 10 io129rsb1 11 nc 12 io128rsb1 13 nc 14 nc 15 nc 16 v cc 17 gnd 18 v cci b1 19 io127rsb1 20 nc 21 gfc1/io126rsb1 22 gfc0/io125rsb1 23 gfb1/io124rsb1 24 gfb0/io123rsb1 25 v complf 26 gfa0/io122rsb1 27 v ccplf 28 gfa1/io121rsb1 29 gnd 30 gfa2/io120rsb1 31 nc 32 gfb2/io119rsb1 33 nc 34 gfc2/io118rsb1 35 io117rsb1 36 nc 37 io116rsb1 38 io115rsb1 39 nc 40 v cci b1 41 gnd 42 io114rsb1 43 io113rsb1 44 gec1/io112rsb1 45 gec0/io111rsb1 46 geb1/io110rsb1 47 geb0/io109rsb1 48 gea1/io108rsb1 49 gea0/io107rsb1 50 vmv1 51 gndq 52 gnd 53 nc 54 nc 55 gea2/io106rsb1 56 geb2/io105rsb1 57 gec2/io104rsb1 58 io103rsb1 59 io102rsb1 60 io101rsb1 61 io100rsb1 62 v cci b1 63 io99rsb1 64 io98rsb1 65 gnd 66 io97rsb1 67 io96rsb1 68 io95rsb1 69 io94rsb1 70 io93rsb1 71 v cc 72 v cci b1 208-pin pqfp pin number a3p125 function 73 io92rsb1 74 io91rsb1 75 io90rsb1 76 io89rsb1 77 io88rsb1 78 io87rsb1 79 io86rsb1 80 io85rsb1 81 gnd 82 io84rsb1 83 io83rsb1 84 io82rsb1 85 io81rsb1 86 io80rsb1 87 io79rsb1 88 v cc 89 v cci b1 90 io78rsb1 91 io77rsb1 92 io76rsb1 93 io75rsb1 94 io74rsb1 95 io73rsb1 96 gdc2/io72rsb1 97 gnd 98 gdb2/io71rsb1 99 gda2/io70rsb1 100 gndq 101 tck 102 tdi 103 tms 104 vmv1 105 gnd 106 v pump 107 nc 108 tdo 208-pin pqfp pin number a3p125 function
package pin assignments 3-30 v1.5 109 trst 110 v jtag 111 gda0/io66rsb0 112 gda1/io65rsb0 113 gdb0/io64rsb0 114 gdb1/io63rsb0 115 gdc0/io62rsb0 116 gdc1/io61rsb0 117 nc 118 nc 119 nc 120 nc 121 nc 122 gnd 123 v cci b0 124 nc 125 nc 126 v cc 127 io60rsb0 128 gcc2/io59rsb0 129 gcb2/io58rsb0 130 gnd 131 gca2/io57rsb0 132 gca0/io56rsb0 133 gca1/io55rsb0 134 gcb0/io54rsb0 135 gcb1/io53rsb0 136 gcc0/io52rsb0 137 gcc1/io51rsb0 138 io50rsb0 139 io49rsb0 140 v cci b0 141 gnd 142 v cc 143 io48rsb0 144 io47rsb0 208-pin pqfp pin number a3p125 function 145 io46rsb0 146 nc 147 nc 148 nc 149 gbc2/io45rsb0 150 io44rsb0 151 gbb2/io43rsb0 152 io42rsb0 153 gba2/io41rsb0 154 vmv0 155 gndq 156 gnd 157 nc 158 gba1/io40rsb0 159 gba0/io39rsb0 160 gbb1/io38rsb0 161 gbb0/io37rsb0 162 gnd 163 gbc1/io36rsb0 164 gbc0/io35rsb0 165 io34rsb0 166 io33rsb0 167 io32rsb0 168 io31rsb0 169 io30rsb0 170 v cci b0 171 v cc 172 io29rsb0 173 io28rsb0 174 io27rsb0 175 io26rsb0 176 io25rsb0 177 io24rsb0 178 gnd 179 io23rsb0 180 io22rsb0 208-pin pqfp pin number a3p125 function 181 io21rsb0 182 io20rsb0 183 io19rsb0 184 io18rsb0 185 io17rsb0 186 v cci b0 187 v cc 188 io16rsb0 189 io15rsb0 190 io14rsb0 191 io13rsb0 192 io12rsb0 193 io11rsb0 194 io10rsb0 195 gnd 196 io09rsb0 197 io08rsb0 198 io07rsb0 199 io06rsb0 200 v cci b0 201 gac1/io05rsb0 202 gac0/io04rsb0 203 gab1/io03rsb0 204 gab0/io02rsb0 205 gaa1/io01rsb0 206 gaa0/io00rsb0 207 gndq 208 vmv0 208-pin pqfp pin number a3p125 function
proasic3 packaging v1.5 3-31 208-pin pqfp pin number a3p250 function 1gnd 2 gaa2/io118udb3 3 io118vdb3 4 gab2/io117udb3 5 io117vdb3 6 gac2/io116udb3 7 io116vdb3 8 io115udb3 9 io115vdb3 10 io114udb3 11 io114vdb3 12 io113pdb3 13 io113ndb3 14 io112pdb3 15 io112ndb3 16 v cc 17 gnd 18 v cci b3 19 io111pdb3 20 io111ndb3 21 gfc1/io110pdb3 22 gfc0/io110ndb3 23 gfb1/io109pdb3 24 gfb0/io109ndb3 25 v complf 26 gfa0/io108npb3 27 v ccplf 28 gfa1/io108ppb3 29 gnd 30 gfa2/io107pdb3 31 io107ndb3 32 gfb2/io106pdb3 33 io106ndb3 34 gfc2/io105pdb3 35 io105ndb3 36 nc 37 io104pdb3 38 io104ndb3 39 io103psb3 40 v cci b3 41 gnd 42 io101pdb3 43 io101ndb3 44 gec1/io100pdb3 45 gec0/io100ndb3 46 geb1/io99pdb3 47 geb0/io99ndb3 48 gea1/io98pdb3 49 gea0/io98ndb3 50 vmv3 51 gndq 52 gnd 53 nc 54 nc 55 gea2/io97rsb2 56 geb2/io96rsb2 57 gec2/io95rsb2 58 io94rsb2 59 io93rsb2 60 io92rsb2 61 io91rsb2 62 v cci b2 63 io90rsb2 64 io89rsb2 65 gnd 66 io88rsb2 67 io87rsb2 68 io86rsb2 69 io85rsb2 70 io84rsb2 71 v cc 72 v cci b2 208-pin pqfp pin number a3p250 function 73 io83rsb2 74 io82rsb2 75 io81rsb2 76 io80rsb2 77 io79rsb2 78 io78rsb2 79 io77rsb2 80 io76rsb2 81 gnd 82 io75rsb2 83 io74rsb2 84 io73rsb2 85 io72rsb2 86 io71rsb2 87 io70rsb2 88 v cc 89 v cci b2 90 io69rsb2 91 io68rsb2 92 io67rsb2 93 io66rsb2 94 io65rsb2 95 io64rsb2 96 gdc2/io63rsb2 97 gnd 98 gdb2/io62rsb2 99 gda2/io61rsb2 100 gndq 101 tck 102 tdi 103 tms 104 vmv2 105 gnd 106 v pump 107 nc 108 tdo 208-pin pqfp pin number a3p250 function
package pin assignments 3-32 v1.5 109 trst 110 v jtag 111 gda0/io60vdb1 112 gda1/io60udb1 113 gdb0/io59vdb1 114 gdb1/io59udb1 115 gdc0/io58vdb1 116 gdc1/io58udb1 117 io57vdb1 118 io57udb1 119 io56ndb1 120 io56pdb1 121 io55rsb1 122 gnd 123 v cci b1 124 nc 125 nc 126 v cc 127 io53ndb1 128 gcc2/io53pdb1 129 gcb2/io52psb1 130 gnd 131 gca2/io51psb1 132 gca1/io50pdb1 133 gca0/io50ndb1 134 gcb0/io49ndb1 135 gcb1/io49pdb1 136 gcc0/io48ndb1 137 gcc1/io48pdb1 138 io47ndb1 139 io47pdb1 140 v cci b1 141 gnd 142 v cc 143 io46rsb1 144 io45ndb1 208-pin pqfp pin number a3p250 function 145 io45pdb1 146 io44ndb1 147 io44pdb1 148 io43ndb1 149 gbc2/io43pdb1 150 io42ndb1 151 gbb2/io42pdb1 152 io41ndb1 153 gba2/io41pdb1 154 vmv1 155 gndq 156 gnd 157 nc 158 gba1/io40rsb0 159 gba0/io39rsb0 160 gbb1/io38rsb0 161 gbb0/io37rsb0 162 gnd 163 gbc1/io36rsb0 164 gbc0/io35rsb0 165 io34rsb0 166 io33rsb0 167 io32rsb0 168 io31rsb0 169 io30rsb0 170 v cci b0 171 v cc 172 io29rsb0 173 io28rsb0 174 io27rsb0 175 io26rsb0 176 io25rsb0 177 io24rsb0 178 gnd 179 io23rsb0 180 io22rsb0 208-pin pqfp pin number a3p250 function 181 io21rsb0 182 io20rsb0 183 io19rsb0 184 io18rsb0 185 io17rsb0 186 v cci b0 187 v cc 188 io16rsb0 189 io15rsb0 190 io14rsb0 191 io13rsb0 192 io12rsb0 193 io11rsb0 194 io10rsb0 195 gnd 196 io09rsb0 197 io08rsb0 198 io07rsb0 199 io06rsb0 200 v cci b0 201 gac1/io05rsb0 202 gac0/io04rsb0 203 gab1/io03rsb0 204 gab0/io02rsb0 205 gaa1/io01rsb0 206 gaa0/io00rsb0 207 gndq 208 vmv0 208-pin pqfp pin number a3p250 function
proasic3 packaging v1.5 3-33 208-pin pqfp pin number a3p400 function 1gnd 2 gaa2/io155udb3 3 io155vdb3 4 gab2/io154udb3 5 io154vdb3 6 gac2/io153udb3 7 io153vdb3 8 io152udb3 9 io152vdb3 10 io151udb3 11 io151vdb3 12 io150pdb3 13 io150ndb3 14 io149pdb3 15 io149ndb3 16 v cc 17 gnd 18 v cci b3 19 io148pdb3 20 io148ndb3 21 gfc1/io147pdb3 22 gfc0/io147ndb3 23 gfb1/io146pdb3 24 gfb0/io146ndb3 25 v complf 26 gfa0/io145npb3 27 v ccplf 28 gfa1/io145ppb3 29 gnd 30 gfa2/io144pdb3 31 io144ndb3 32 gfb2/io143pdb3 33 io143ndb3 34 gfc2/io142pdb3 35 io142ndb3 36 nc 37 io141psb3 38 io140pdb3 39 io140ndb3 40 v cci b3 41 gnd 42 io138pdb3 43 io138ndb3 44 gec1/io137pdb3 45 gec0/io137ndb3 46 geb1/io136pdb3 47 geb0/io136ndb3 48 gea1/io135pdb3 49 gea0/io135ndb3 50 vmv3 51 gndq 52 gnd 53 vmv2 54 nc 55 gea2/io134rsb2 56 geb2/io133rsb2 57 gec2/io132rsb2 58 io131rsb2 59 io130rsb2 60 io129rsb2 61 io128rsb2 62 v cci b2 63 io125rsb2 64 io123rsb2 65 gnd 66 io121rsb2 67 io119rsb2 68 io117rsb2 69 io115rsb2 70 io113rsb2 71 v cc 72 v cci b2 208-pin pqfp pin number a3p400 function 73 io112rsb2 74 io111rsb2 75 io110rsb2 76 io109rsb2 77 io108rsb2 78 io107rsb2 79 io106rsb2 80 io104rsb2 81 gnd 82 io102rsb2 83 io101rsb2 84 io100rsb2 85 io99rsb2 86 io98rsb2 87 io97rsb2 88 v cc 89 v cci b2 90 io94rsb2 91 io92rsb2 92 io90rsb2 93 io88rsb2 94 io86rsb2 95 io84rsb2 96 gdc2/io82rsb2 97 gnd 98 gdb2/io81rsb2 99 gda2/io80rsb2 100 gndq 101 tck 102 tdi 103 tms 104 vmv2 105 gnd 106 v pump 107 nc 108 tdo 208-pin pqfp pin number a3p400 function
package pin assignments 3-34 v1.5 109 trst 110 v jtag 111 gda0/io79vdb1 112 gda1/io79udb1 113 gdb0/io78vdb1 114 gdb1/io78udb1 115 gdc0/io77vdb1 116 gdc1/io77udb1 117 io76vdb1 118 io76udb1 119 io75ndb1 120 io75pdb1 121 io74rsb1 122 gnd 123 v cci b1 124 nc 125 nc 126 v cc 127 io72ndb1 128 gcc2/io72pdb1 129 gcb2/io71psb1 130 gnd 131 gca2/io70psb1 132 gca1/io69pdb1 133 gca0/io69ndb1 134 gcb0/io68ndb1 135 gcb1/io68pdb1 136 gcc0/io67ndb1 137 gcc1/io67pdb1 138 io66ndb1 139 io66pdb1 140 v cci b1 141 gnd 142 v cc 143 io65rsb1 144 io64ndb1 208-pin pqfp pin number a3p400 function 145 io64pdb1 146 io63ndb1 147 io63pdb1 148 io62ndb1 149 gbc2/io62pdb1 150 io61ndb1 151 gbb2/io61pdb1 152 io60ndb1 153 gba2/io60pdb1 154 vmv1 155 gndq 156 gnd 157 vmv0 158 gba1/io59rsb0 159 gba0/io58rsb0 160 gbb1/io57rsb0 161 gbb0/io56rsb0 162 gnd 163 gbc1/io55rsb0 164 gbc0/io54rsb0 165 io52rsb0 166 io49rsb0 167 io46rsb0 168 io43rsb0 169 io40rsb0 170 v cci b0 171 v cc 172 io36rsb0 173 io35rsb0 174 io34rsb0 175 io33rsb0 176 io32rsb0 177 io31rsb0 178 gnd 179 io29rsb0 180 io28rsb0 208-pin pqfp pin number a3p400 function 181 io27rsb0 182 io26rsb0 183 io25rsb0 184 io24rsb0 185 io23rsb0 186 v cci b0 187 v cc 188 io21rsb0 189 io20rsb0 190 io19rsb0 191 io18rsb0 192 io17rsb0 193 io16rsb0 194 io15rsb0 195 gnd 196 io13rsb0 197 io11rsb0 198 io09rsb0 199 io07rsb0 200 v cci b0 201 gac1/io05rsb0 202 gac0/io04rsb0 203 gab1/io03rsb0 204 gab0/io02rsb0 205 gaa1/io01rsb0 206 gaa0/io00rsb0 207 gndq 208 vmv0 208-pin pqfp pin number a3p400 function
proasic3 packaging v1.5 3-35 208-pin pqfp pin number a3p600 function 1 gnd 2 gaa2/io174pdb3 3 io174ndb3 4 gab2/io173pdb3 5 io173ndb3 6 gac2/io172pdb3 7 io172ndb3 8 io171pdb3 9 io171ndb3 10 io170pdb3 11 io170ndb3 12 io169pdb3 13 io169ndb3 14 io168pdb3 15 io168ndb3 16 v cc 17 gnd 18 v cci b3 19 io166pdb3 20 io166ndb3 21 gfc1/io164pdb3 22 gfc0/io164ndb3 23 gfb1/io163pdb3 24 gfb0/io163ndb3 25 v complf 26 gfa0/io162npb3 27 v ccplf 28 gfa1/io162ppb3 29 gnd 30 gfa2/io161pdb3 31 io161ndb3 32 gfb2/io160pdb3 33 io160ndb3 34 gfc2/io159pdb3 35 io159ndb3 36 v cc 37 io152pdb3 38 io152ndb3 39 io150psb3 40 v cci b3 41 gnd 42 io147pdb3 43 io147ndb3 44 gec1/io146pdb3 45 gec0/io146ndb3 46 geb1/io145pdb3 47 geb0/io145ndb3 48 gea1/io144pdb3 49 gea0/io144ndb3 50 vmv3 51 gndq 52 gnd 53 vmv2 54 gea2/io143rsb2 55 geb2/io142rsb2 56 gec2/io141rsb2 57 io140rsb2 58 io139rsb2 59 io138rsb2 60 io137rsb2 61 io136rsb2 62 v cci b2 63 io135rsb2 64 io133rsb2 65 gnd 66 io131rsb2 67 io129rsb2 68 io127rsb2 69 io125rsb2 70 io123rsb2 71 v cc 72 v cci b2 208-pin pqfp pin number a3p600 function 73 io120rsb2 74 io119rsb2 75 io118rsb2 76 io117rsb2 77 io116rsb2 78 io115rsb2 79 io114rsb2 80 io112rsb2 81 gnd 82 io111rsb2 83 io110rsb2 84 io109rsb2 85 io108rsb2 86 io107rsb2 87 io106rsb2 88 v cc 89 v cci b2 90 io104rsb2 91 io102rsb2 92 io100rsb2 93 io98rsb2 94 io96rsb2 95 io92rsb2 96 gdc2/io91rsb2 97 gnd 98 gdb2/io90rsb2 99 gda2/io89rsb2 100 gndq 101 tck 102 tdi 103 tms 104 vmv2 105 gnd 106 v pump 107 gndq 108 tdo 208-pin pqfp pin number a3p600 function
package pin assignments 3-36 v1.5 109 trst 110 v jtag 111 gda0/io88ndb1 112 gda1/io88pdb1 113 gdb0/io87ndb1 114 gdb1/io87pdb1 115 gdc0/io86ndb1 116 gdc1/io86pdb1 117 io84ndb1 118 io84pdb1 119 io82ndb1 120 io82pdb1 121 io81psb1 122 gnd 123 v cci b1 124 io77ndb1 125 io77pdb1 126 nc 127 io74ndb1 128 gcc2/io74pdb1 129 gcb2/io73psb1 130 gnd 131 gca2/io72psb1 132 gca1/io71pdb1 133 gca0/io71ndb1 134 gcb0/io70ndb1 135 gcb1/io70pdb1 136 gcc0/io69ndb1 137 gcc1/io69pdb1 138 io67ndb1 139 io67pdb1 140 v cci b1 141 gnd 142 v cc 143 io65psb1 144 io64ndb1 208-pin pqfp pin number a3p600 function 145 io64pdb1 146 io63ndb1 147 io63pdb1 148 io62ndb1 149 gbc2/io62pdb1 150 io61ndb1 151 gbb2/io61pdb1 152 io60ndb1 153 gba2/io60pdb1 154 vmv1 155 gndq 156 gnd 157 vmv0 158 gba1/io59rsb0 159 gba0/io58rsb0 160 gbb1/io57rsb0 161 gbb0/io56rsb0 162 gnd 163 gbc1/io55rsb0 164 gbc0/io54rsb0 165 io52rsb0 166 io50rsb0 167 io48rsb0 168 io46rsb0 169 io44rsb0 170 v cci b0 171 v cc 172 io36rsb0 173 io35rsb0 174 io34rsb0 175 io33rsb0 176 io32rsb0 177 io31rsb0 178 gnd 179 io29rsb0 180 io28rsb0 208-pin pqfp pin number a3p600 function 181 io27rsb0 182 io26rsb0 183 io25rsb0 184 io24rsb0 185 io23rsb0 186 v cci b0 187 v cc 188 io20rsb0 189 io19rsb0 190 io18rsb0 191 io17rsb0 192 io16rsb0 193 io14rsb0 194 io12rsb0 195 gnd 196 io10rsb0 197 io09rsb0 198 io08rsb0 199 io07rsb0 200 v cci b0 201 gac1/io05rsb0 202 gac0/io04rsb0 203 gab1/io03rsb0 204 gab0/io02rsb0 205 gaa1/io01rsb0 206 gaa0/io00rsb0 207 gndq 208 vmv0 208-pin pqfp pin number a3p600 function
proasic3 packaging v1.5 3-37 208-pin pqfp pin number a3p1000 function 1 gnd 2 gaa2/io225pdb3 3 io225ndb3 4 gab2/io224pdb3 5 io224ndb3 6 gac2/io223pdb3 7 io223ndb3 8 io222pdb3 9 io222ndb3 10 io220pdb3 11 io220ndb3 12 io218pdb3 13 io218ndb3 14 io216pdb3 15 io216ndb3 16 v cc 17 gnd 18 v cci b3 19 io212pdb3 20 io212ndb3 21 gfc1/io209pdb3 22 gfc0/io209ndb3 23 gfb1/io208pdb3 24 gfb0/io208ndb3 25 v complf 26 gfa0/io207npb3 27 v ccplf 28 gfa1/io207ppb3 29 gnd 30 gfa2/io206pdb3 31 io206ndb3 32 gfb2/io205pdb3 33 io205ndb3 34 gfc2/io204pdb3 35 io204ndb3 36 v cc 37 io199pdb3 38 io199ndb3 39 io197psb3 40 v cci b3 41 gnd 42 io191pdb3 43 io191ndb3 44 gec1/io190pdb3 45 gec0/io190ndb3 46 geb1/io189pdb3 47 geb0/io189ndb3 48 gea1/io188pdb3 49 gea0/io188ndb3 50 vmv3 51 gndq 52 gnd 53 vmv2 54 gea2/io187rsb2 55 geb2/io186rsb2 56 gec2/io185rsb2 57 io184rsb2 58 io183rsb2 59 io182rsb2 60 io181rsb2 61 io180rsb2 62 v cci b2 63 io178rsb2 64 io176rsb2 65 gnd 66 io174rsb2 67 io172rsb2 68 io170rsb2 69 io168rsb2 70 io166rsb2 71 v cc 72 v cci b2 208-pin pqfp pin number a3p1000 function 73 io162rsb2 74 io160rsb2 75 io158rsb2 76 io156rsb2 77 io154rsb2 78 io152rsb2 79 io150rsb2 80 io148rsb2 81 gnd 82 io143rsb2 83 io141rsb2 84 io139rsb2 85 io137rsb2 86 io135rsb2 87 io133rsb2 88 v cc 89 v cci b2 90 io128rsb2 91 io126rsb2 92 io124rsb2 93 io122rsb2 94 io120rsb2 95 io118rsb2 96 gdc2/io116rsb2 97 gnd 98 gdb2/io115rsb2 99 gda2/io114rsb2 100 gndq 101 tck 102 tdi 103 tms 104 vmv2 105 gnd 106 v pump 107 gndq 108 tdo 208-pin pqfp pin number a3p1 000 function
package pin assignments 3-38 v1.5 109 trst 110 v jtag 111 gda0/io113ndb1 112 gda1/io113pdb1 113 gdb0/io112ndb1 114 gdb1/io112pdb1 115 gdc0/io111ndb1 116 gdc1/io111pdb1 117 io109ndb1 118 io109pdb1 119 io106ndb1 120 io106pdb1 121 io104psb1 122 gnd 123 v cci b1 124 io99ndb1 125 io99pdb1 126 nc 127 io96ndb1 128 gcc2/io96pdb1 129 gcb2/io95psb1 130 gnd 131 gca2/io94psb1 132 gca1/io93pdb1 133 gca0/io93ndb1 134 gcb0/io92ndb1 135 gcb1/io92pdb1 136 gcc0/io91ndb1 137 gcc1/io91pdb1 138 io88ndb1 139 io88pdb1 140 v cci b1 141 gnd 142 v cc 143 io86psb1 144 io84ndb1 208-pin pqfp pin number a3p1000 function 145 io84pdb1 146 io82ndb1 147 io82pdb1 148 io80ndb1 149 gbc2/io80pdb1 150 io79ndb1 151 gbb2/io79pdb1 152 io78ndb1 153 gba2/io78pdb1 154 vmv1 155 gndq 156 gnd 157 vmv0 158 gba1/io77rsb0 159 gba0/io76rsb0 160 gbb1/io75rsb0 161 gbb0/io74rsb0 162 gnd 163 gbc1/io73rsb0 164 gbc0/io72rsb0 165 io70rsb0 166 io67rsb0 167 io63rsb0 168 io60rsb0 169 io57rsb0 170 v cci b0 171 v cc 172 io54rsb0 173 io51rsb0 174 io48rsb0 175 io45rsb0 176 io42rsb0 177 io40rsb0 178 gnd 179 io38rsb0 180 io35rsb0 208-pin pqfp pin number a3p1000 function 181 io33rsb0 182 io31rsb0 183 io29rsb0 184 io27rsb0 185 io25rsb0 186 v cci b0 187 v cc 188 io22rsb0 189 io20rsb0 190 io18rsb0 191 io16rsb0 192 io15rsb0 193 io14rsb0 194 io13rsb0 195 gnd 196 io12rsb0 197 io11rsb0 198 io10rsb0 199 io09rsb0 200 v cci b0 201 gac1/io05rsb0 202 gac0/io04rsb0 203 gab1/io03rsb0 204 gab0/io02rsb0 205 gaa1/io01rsb0 206 gaa0/io00rsb0 207 gndq 208 vmv0 208-pin pqfp pin number a3p1 000 function
proasic3 packaging v1.5 3-39 144-pin fbga note for package manufacturing and environmental information, visit the resource center at http://www.actel.com/products/ solutions/pac kage/docs.aspx . note: this is the bottom view of the package. 1 2 3 4 5 6 7 8 9 10 11 12 a b c d e f g h j k l m a1 ball pad corner
package pin assignments 3-40 v1.5 144-pin fbga pin number a3p060 function a1 gndq a2 vmv0 a3 gab0/io04rsb0 a4 gab1/io05rsb0 a5 io08rsb0 a6 gnd a7 io11rsb0 a8 v cc a9 io16rsb0 a10 gba0/io23rsb0 a11 gba1/io24rsb0 a12 gndq b1 gab2/io53rsb1 b2 gnd b3 gaa0/io02rsb0 b4 gaa1/io03rsb0 b5 io00rsb0 b6 io10rsb0 b7 io12rsb0 b8 io14rsb0 b9 gbb0/io21rsb0 b10 gbb1/io22rsb0 b11 gnd b12 vmv0 c1 io95rsb1 c2 gfa2/io83rsb1 c3 gac2/io94rsb1 c4 v cc c5 io01rsb0 c6 io09rsb0 c7 io13rsb0 c8 io15rsb0 c9 io17rsb0 c10 gba2/io25rsb0 c11 io26rsb0 c12 gbc2/io29rsb0 d1 io91rsb1 d2 io92rsb1 d3 io93rsb1 d4 gaa2/io51rsb1 d5 gac0/io06rsb0 d6 gac1/io07rsb0 d7 gbc0/io19rsb0 d8 gbc1/io20rsb0 d9 gbb2/io27rsb0 d10 io18rsb0 d11 io28rsb0 d12 gcb1/io37rsb0 e1 v cc e2 gfc0/io88rsb1 e3 gfc1/io89rsb1 e4 v cci b1 e5 io52rsb1 e6 v cci b0 e7 v cci b0 e8 gcc1/io35rsb0 e9 v cci b0 e10 v cc e11 gca0/io40rsb0 e12 io30rsb0 f1 gfb0/io86rsb1 f2 v complf f3 gfb1/io87rsb1 f4 io90rsb1 f5 gnd f6 gnd f7 gnd f8 gcc0/io36rsb0 f9 gcb0/io38rsb0 f10 gnd f11 gca1/io39rsb0 f12 gca2/io41rsb0 144-pin fbga pin number a3p060 function g1 gfa1/io84rsb1 g2 gnd g3 v ccplf g4 gfa0/io85rsb1 g5 gnd g6 gnd g7 gnd g8 gdc1/io45rsb0 g9 io32rsb0 g10 gcc2/io43rsb0 g11 io31rsb0 g12 gcb2/io42rsb0 h1 v cc h2 gfb2/io82rsb1 h3 gfc2/io81rsb1 h4 gec1/io77rsb1 h5 v cc h6 io34rsb0 h7 io44rsb0 h8 gdb2/io55rsb1 h9 gdc0/io46rsb0 h10 v cci b0 h11 io33rsb0 h12 v cc j1 geb1/io75rsb1 j2 io78rsb1 j3 v cci b1 j4 gec0/io76rsb1 j5 io79rsb1 j6 io80rsb1 j7 v cc j8 tck j9 gda2/io54rsb1 j10 tdo j11 gda1/io49rsb0 j12 gdb1/io47rsb0 144-pin fbga pin number a3p060 function
proasic3 packaging v1.5 3-41 k1 geb0/io74rsb1 k2 gea1/io73rsb1 k3 gea0/io72rsb1 k4 gea2/io71rsb1 k5 io65rsb1 k6 io64rsb1 k7 gnd k8 io57rsb1 k9 gdc2/io56rsb1 k10 gnd k11 gda0/io50rsb0 k12 gdb0/io48rsb0 l1 gnd l2 vmv1 l3 geb2/io70rsb1 l4 io67rsb1 l5 v cci b1 l6 io62rsb1 l7 io59rsb1 l8 io58rsb1 l9 tms l10 v jtag l11 vmv1 l12 trst m1 gndq m2 gec2/io69rsb1 m3 io68rsb1 m4 io66rsb1 m5 io63rsb1 m6 io61rsb1 m7 io60rsb1 m8 nc m9 tdi m10 v cci b1 m11 v pump m12 gndq 144-pin fbga pin number a3p060 function
package pin assignments 3-42 v1.5 144-pin fbga pin number a3p125 function a1 gndq a2 vmv0 a3 gab0/io02rsb0 a4 gab1/io03rsb0 a5 io11rsb0 a6 gnd a7 io18rsb0 a8 v cc a9 io25rsb0 a10 gba0/io39rsb0 a11 gba1/io40rsb0 a12 gndq b1 gab2/io69rsb1 b2 gnd b3 gaa0/io00rsb0 b4 gaa1/io01rsb0 b5 io08rsb0 b6 io14rsb0 b7 io19rsb0 b8 io22rsb0 b9 gbb0/io37rsb0 b10 gbb1/io38rsb0 b11 gnd b12 vmv0 c1 io132rsb1 c2 gfa2/io120rsb1 c3 gac2/io131rsb1 c4 v cc c5 io10rsb0 c6 io12rsb0 c7 io21rsb0 c8 io24rsb0 c9 io27rsb0 c10 gba2/io41rsb0 c11 io42rsb0 c12 gbc2/io45rsb0 d1 io128rsb1 d2 io129rsb1 d3 io130rsb1 d4 gaa2/io67rsb1 d5 gac0/io04rsb0 d6 gac1/io05rsb0 d7 gbc0/io35rsb0 d8 gbc1/io36rsb0 d9 gbb2/io43rsb0 d10 io28rsb0 d11 io44rsb0 d12 gcb1/io53rsb0 e1 v cc e2 gfc0/io125rsb1 e3 gfc1/io126rsb1 e4 v cci b1 e5 io68rsb1 e6 v cci b0 e7 v cci b0 e8 gcc1/io51rsb0 e9 v cci b0 e10 v cc e11 gca0/io56rsb0 e12 io46rsb0 f1 gfb0/io123rsb1 f2 v complf f3 gfb1/io124rsb1 f4 io127rsb1 f5 gnd f6 gnd f7 gnd f8 gcc0/io52rsb0 f9 gcb0/io54rsb0 f10 gnd f11 gca1/io55rsb0 f12 gca2/io57rsb0 144-pin fbga pin number a3p125 function g1 gfa1/io121rsb1 g2 gnd g3 v ccplf g4 gfa0/io122rsb1 g5 gnd g6 gnd g7 gnd g8 gdc1/io61rsb0 g9 io48rsb0 g10 gcc2/io59rsb0 g11 io47rsb0 g12 gcb2/io58rsb0 h1 v cc h2 gfb2/io119rsb1 h3 gfc2/io118rsb1 h4 gec1/io112rsb1 h5 v cc h6 io50rsb0 h7 io60rsb0 h8 gdb2/io71rsb1 h9 gdc0/io62rsb0 h10 v cci b0 h11 io49rsb0 h12 v cc j1 geb1/io110rsb1 j2 io115rsb1 j3 v cci b1 j4 gec0/io111rsb1 j5 io116rsb1 j6 io117rsb1 j7 v cc j8 tck j9 gda2/io70rsb1 j10 tdo j11 gda1/io65rsb0 j12 gdb1/io63rsb0 144-pin fbga pin number a3p125 function
proasic3 packaging v1.5 3-43 k1 geb0/io109rsb1 k2 gea1/io108rsb1 k3 gea0/io107rsb1 k4 gea2/io106rsb1 k5 io100rsb1 k6 io98rsb1 k7 gnd k8 io73rsb1 k9 gdc2/io72rsb1 k10 gnd k11 gda0/io66rsb0 k12 gdb0/io64rsb0 l1 gnd l2 vmv1 l3 geb2/io105rsb1 l4 io102rsb1 l5 v cci b1 l6 io95rsb1 l7 io85rsb1 l8 io74rsb1 l9 tms l10 v jtag l11 vmv1 l12 trst m1 gndq m2 gec2/io104rsb1 m3 io103rsb1 m4 io101rsb1 m5 io97rsb1 m6 io94rsb1 m7 io86rsb1 m8 io75rsb1 m9 tdi m10 v cci b1 m11 v pump m12 gndq 144-pin fbga pin number a3p125 function
package pin assignments 3-44 v1.5 144-pin fbga pin number a3p250 function a1 gndq a2 vmv0 a3 gab0/io02rsb0 a4 gab1/io03rsb0 a5 io16rsb0 a6 gnd a7 io29rsb0 a8 v cc a9 io33rsb0 a10 gba0/io39rsb0 a11 gba1/io40rsb0 a12 gndq b1 gab2/io117udb3 b2 gnd b3 gaa0/io00rsb0 b4 gaa1/io01rsb0 b5 io14rsb0 b6 io19rsb0 b7 io22rsb0 b8 io30rsb0 b9 gbb0/io37rsb0 b10 gbb1/io38rsb0 b11 gnd b12 vmv1 c1 io117vdb3 c2 gfa2/io107ppb3 c3 gac2/io116udb3 c4 v cc c5 io12rsb0 c6 io17rsb0 c7 io24rsb0 c8 io31rsb0 c9 io34rsb0 c10 gba2/io41pdb1 c11 io41ndb1 c12 gbc2/io43ppb1 d1 io112ndb3 d2 io112pdb3 d3 io116vdb3 d4 gaa2/io118upb3 d5 gac0/io04rsb0 d6 gac1/io05rsb0 d7 gbc0/io35rsb0 d8 gbc1/io36rsb0 d9 gbb2/io42pdb1 d10 io42ndb1 d11 io43npb1 d12 gcb1/io49ppb1 e1 v cc e2 gfc0/io110ndb3 e3 gfc1/io110pdb3 e4 v cci b3 e5 io118vpb3 e6 v cci b0 e7 v cci b0 e8 gcc1/io48pdb1 e9 v cci b1 e10 v cc e11 gca0/io50ndb1 e12 io51ndb1 f1 gfb0/io109npb3 f2 v complf f3 gfb1/io109ppb3 f4 io107npb3 f5 gnd f6 gnd f7 gnd f8 gcc0/io48ndb1 f9 gcb0/io49npb1 f10 gnd f11 gca1/io50pdb1 f12 gca2/io51pdb1 144-pin fbga pin number a3p250 function g1 gfa1/io108ppb3 g2 gnd g3 v ccplf g4 gfa0/io108npb3 g5 gnd g6 gnd g7 gnd g8 gdc1/io58upb1 g9 io53ndb1 g10 gcc2/io53pdb1 g11 io52ndb1 g12 gcb2/io52pdb1 h1 v cc h2 gfb2/io106pdb3 h3 gfc2/io105psb3 h4 gec1/io100pdb3 h5 v cc h6 io79rsb2 h7 io65rsb2 h8 gdb2/io62rsb2 h9 gdc0/io58vpb1 h10 v cci b1 h11 io54psb1 h12 v cc j1 geb1/io99pdb3 j2 io106ndb3 j3 v cci b3 j4 gec0/io100ndb3 j5 io88rsb2 j6 io81rsb2 j7 v cc j8 tck j9 gda2/io61rsb2 j10 tdo j11 gda1/io60udb1 j12 gdb1/io59udb1 144-pin fbga pin number a3p250 function
proasic3 packaging v1.5 3-45 k1 geb0/io99ndb3 k2 gea1/io98pdb3 k3 gea0/io98ndb3 k4 gea2/io97rsb2 k5 io90rsb2 k6 io84rsb2 k7 gnd k8 io66rsb2 k9 gdc2/io63rsb2 k10 gnd k11 gda0/io60vdb1 k12 gdb0/io59vdb1 l1 gnd l2 vmv3 l3 geb2/io96rsb2 l4 io91rsb2 l5 v cci b2 l6 io82rsb2 l7 io80rsb2 l8 io72rsb2 l9 tms l10 v jtag l11 vmv2 l12 trst m1 gndq m2 gec2/io95rsb2 m3 io92rsb2 m4 io89rsb2 m5 io87rsb2 m6 io85rsb2 m7 io78rsb2 m8 io76rsb2 m9 tdi m10 v cci b2 m11 v pump m12 gndq 144-pin fbga pin number a3p250 function
package pin assignments 3-46 v1.5 144-pin fbga pin number a3p400 function a1 gndq a2 vmv0 a3 gab0/io02rsb0 a4 gab1/io03rsb0 a5 io16rsb0 a6 gnd a7 io30rsb0 a8 v cc a9 io34rsb0 a10 gba0/io58rsb0 a11 gba1/io59rsb0 a12 gndq b1 gab2/io154udb3 b2 gnd b3 gaa0/io00rsb0 b4 gaa1/io01rsb0 b5 io14rsb0 b6 io19rsb0 b7 io23rsb0 b8 io31rsb0 b9 gbb0/io56rsb0 b10 gbb1/io57rsb0 b11 gnd b12 vmv1 c1 io154vdb3 c2 gfa2/io144ppb3 c3 gac2/io153udb3 c4 v cc c5 io12rsb0 c6 io17rsb0 c7 io25rsb0 c8 io32rsb0 c9 io53rsb0 c10 gba2/io60pdb1 c11 io60ndb1 c12 gbc2/io62ppb1 d1 io149ndb3 d2 io149pdb3 d3 io153vdb3 d4 gaa2/io155upb3 d5 gac0/io04rsb0 d6 gac1/io05rsb0 d7 gbc0/io54rsb0 d8 gbc1/io55rsb0 d9 gbb2/io61pdb1 d10 io61ndb1 d11 io62npb1 d12 gcb1/io68ppb1 e1 v cc e2 gfc0/io147ndb3 e3 gfc1/io147pdb3 e4 v cci b3 e5 io155vpb3 e6 v cci b0 e7 v cci b0 e8 gcc1/io67pdb1 e9 v cci b1 e10 v cc e11 gca0/io69ndb1 e12 io70ndb1 f1 gfb0/io146npb3 f2 v complf f3 gfb1/io146ppb3 f4 io144npb3 f5 gnd f6 gnd f7 gnd f8 gcc0/io67ndb1 f9 gcb0/io68npb1 f10 gnd f11 gca1/io69pdb1 f12 gca2/io70pdb1 144-pin fbga pin number a3p400 function g1 gfa1/io145ppb3 g2 gnd g3 v ccplf g4 gfa0/io145npb3 g5 gnd g6 gnd g7 gnd g8 gdc1/io77upb1 g9 io72ndb1 g10 gcc2/io72pdb1 g11 io71ndb1 g12 gcb2/io71pdb1 h1 v cc h2 gfb2/io143pdb3 h3 gfc2/io142psb3 h4 gec1/io137pdb3 h5 v cc h6 io75pdb1 h7 io75ndb1 h8 gdb2/io81rsb2 h9 gdc0/io77vpb1 h10 v cci b1 h11 io73psb1 h12 v cc j1 geb1/io136pdb3 j2 io143ndb3 j3 v cci b3 j4 gec0/io137ndb3 j5 io125rsb2 j6 io116rsb2 j7 v cc j8 tck j9 gda2/io80rsb2 j10 tdo j11 gda1/io79udb1 j12 gdb1/io78udb1 144-pin fbga pin number a3p400 function
proasic3 packaging v1.5 3-47 k1 geb0/io136ndb3 k2 gea1/io135pdb3 k3 gea0/io135ndb3 k4 gea2/io134rsb2 k5 io127rsb2 k6 io121rsb2 k7 gnd k8 io104rsb2 k9 gdc2/io82rsb2 k10 gnd k11 gda0/io79vdb1 k12 gdb0/io78vdb1 l1 gnd l2 vmv3 l3 geb2/io133rsb2 l4 io128rsb2 l5 v cci b2 l6 io119rsb2 l7 io114rsb2 l8 io110rsb2 l9 tms l10 v jtag l11 vmv2 l12 trst m1 gndq m2 gec2/io132rsb2 m3 io129rsb2 m4 io126rsb2 m5 io124rsb2 m6 io122rsb2 m7 io117rsb2 m8 io115rsb2 m9 tdi m10 v cci b2 m11 v pump m12 gndq 144-pin fbga pin number a3p400 function
package pin assignments 3-48 v1.5 144-pin fbga pin number a3p600 function a1 gndq a2 vmv0 a3 gab0/io02rsb0 a4 gab1/io03rsb0 a5 io10rsb0 a6 gnd a7 io34rsb0 a8 v cc a9 io50rsb0 a10 gba0/io58rsb0 a11 gba1/io59rsb0 a12 gndq b1 gab2/io173pdb3 b2 gnd b3 gaa0/io00rsb0 b4 gaa1/io01rsb0 b5 io13rsb0 b6 io19rsb0 b7 io31rsb0 b8 io39rsb0 b9 gbb0/io56rsb0 b10 gbb1/io57rsb0 b11 gnd b12 vmv1 c1 io173ndb3 c2 gfa2/io161ppb3 c3 gac2/io172pdb3 c4 v cc c5 io16rsb0 c6 io25rsb0 c7 io28rsb0 c8 io42rsb0 c9 io45rsb0 c10 gba2/io60pdb1 c11 io60ndb1 c12 gbc2/io62ppb1 d1 io169pdb3 d2 io169ndb3 d3 io172ndb3 d4 gaa2/io174ppb3 d5 gac0/io04rsb0 d6 gac1/io05rsb0 d7 gbc0/io54rsb0 d8 gbc1/io55rsb0 d9 gbb2/io61pdb1 d10 io61ndb1 d11 io62npb1 d12 gcb1/io70ppb1 e1 v cc e2 gfc0/io164ndb3 e3 gfc1/io164pdb3 e4 v cci b3 e5 io174npb3 e6 v cci b0 e7 v cci b0 e8 gcc1/io69pdb1 e9 v cci b1 e10 v cc e11 gca0/io71ndb1 e12 io72ndb1 f1 gfb0/io163npb3 f2 v complf f3 gfb1/io163ppb3 f4 io161npb3 f5 gnd f6 gnd f7 gnd f8 gcc0/io69ndb1 f9 gcb0/io70npb1 f10 gnd f11 gca1/io71pdb1 f12 gca2/io72pdb1 144-pin fbga pin number a3p600 function g1 gfa1/io162ppb3 g2 gnd g3 v ccplf g4 gfa0/io162npb3 g5 gnd g6 gnd g7 gnd g8 gdc1/io86ppb1 g9 io74ndb1 g10 gcc2/io74pdb1 g11 io73ndb1 g12 gcb2/io73pdb1 h1 v cc h2 gfb2/io160pdb3 h3 gfc2/io159psb3 h4 gec1/io146pdb3 h5 v cc h6 io80pdb1 h7 io80ndb1 h8 gdb2/io90rsb2 h9 gdc0/io86npb1 h10 v cci b1 h11 io84psb1 h12 v cc j1 geb1/io145pdb3 j2 io160ndb3 j3 v cci b3 j4 gec0/io146ndb3 j5 io129rsb2 j6 io131rsb2 j7 v cc j8 tck j9 gda2/io89rsb2 j10 tdo j11 gda1/io88pdb1 j12 gdb1/io87pdb1 144-pin fbga pin number a3p600 function
proasic3 packaging v1.5 3-49 k1 geb0/io145ndb3 k2 gea1/io144pdb3 k3 gea0/io144ndb3 k4 gea2/io143rsb2 k5 io119rsb2 k6 io111rsb2 k7 gnd k8 io94rsb2 k9 gdc2/io91rsb2 k10 gnd k11 gda0/io88ndb1 k12 gdb0/io87ndb1 l1 gnd l2 vmv3 l3 geb2/io142rsb2 l4 io136rsb2 l5 v cci b2 l6 io115rsb2 l7 io103rsb2 l8 io97rsb2 l9 tms l10 v jtag l11 vmv2 l12 trst m1 gndq m2 gec2/io141rsb2 m3 io138rsb2 m4 io123rsb2 m5 io126rsb2 m6 io134rsb2 m7 io108rsb2 m8 io99rsb2 m9 tdi m10 v cci b2 m11 v pump m12 gndq 144-pin fbga pin number a3p600 function
package pin assignments 3-50 v1.5 144-pin fbga pin number a3p1000 function a1 gndq a2 vmv0 a3 gab0/io02rsb0 a4 gab1/io03rsb0 a5 io10rsb0 a6 gnd a7 io44rsb0 a8 v cc a9 io69rsb0 a10 gba0/io76rsb0 a11 gba1/io77rsb0 a12 gndq b1 gab2/io224pdb3 b2 gnd b3 gaa0/io00rsb0 b4 gaa1/io01rsb0 b5 io13rsb0 b6 io26rsb0 b7 io35rsb0 b8 io60rsb0 b9 gbb0/io74rsb0 b10 gbb1/io75rsb0 b11 gnd b12 vmv1 c1 io224ndb3 c2 gfa2/io206ppb3 c3 gac2/io223pdb3 c4 v cc c5 io16rsb0 c6 io29rsb0 c7 io32rsb0 c8 io63rsb0 c9 io66rsb0 c10 gba2/io78pdb1 c11 io78ndb1 c12 gbc2/io80ppb1 d1 io213pdb3 d2 io213ndb3 d3 io223ndb3 d4 gaa2/io225ppb3 d5 gac0/io04rsb0 d6 gac1/io05rsb0 d7 gbc0/io72rsb0 d8 gbc1/io73rsb0 d9 gbb2/io79pdb1 d10 io79ndb1 d11 io80npb1 d12 gcb1/io92ppb1 e1 v cc e2 gfc0/io209ndb3 e3 gfc1/io209pdb3 e4 vccib3 e5 io225npb3 e6 v cci b0 e7 v cci b0 e8 gcc1/io91pdb1 e9 v cci b1 e10 v cc e11 gca0/io93ndb1 e12 io94ndb1 f1 gfb0/io208npb3 f2 v complf f3 gfb1/io208ppb3 f4 io206npb3 f5 gnd f6 gnd f7 gnd f8 gcc0/io91ndb1 f9 gcb0/io92npb1 f10 gnd f11 gca1/io93pdb1 f12 gca2/io94pdb1 144-pin fbga pin number a3p1000 function g1 gfa1/io207ppb3 g2 gnd g3 v ccplf g4 gfa0/io207npb3 g5 gnd g6 gnd g7 gnd g8 gdc1/io111ppb1 g9 io96ndb1 g10 gcc2/io96pdb1 g11 io95ndb1 g12 gcb2/io95pdb1 h1 v cc h2 gfb2/io205pdb3 h3 gfc2/io204psb3 h4 gec1/io190pdb3 h5 v cc h6 io105pdb1 h7 io105ndb1 h8 gdb2/io115rsb2 h9 gdc0/io111npb1 h10 v cci b1 h11 io101psb1 h12 v cc j1 geb1/io189pdb3 j2 io205ndb3 j3 v cci b3 j4 gec0/io190ndb3 j5 io160rsb2 j6 io157rsb2 j7 v cc j8 tck j9 gda2/io114rsb2 j10 tdo j11 gda1/io113pdb1 j12 gdb1/io112pdb1 144-pin fbga pin number a3p1000 function
proasic3 packaging v1.5 3-51 k1 geb0/io189ndb3 k2 gea1/io188pdb3 k3 gea0/io188ndb3 k4 gea2/io187rsb2 k5 io169rsb2 k6 io152rsb2 k7 gnd k8 io117rsb2 k9 gdc2/io116rsb2 k10 gnd k11 gda0/io113ndb1 k12 gdb0/io112ndb1 l1 gnd l2 vmv3 l3 geb2/io186rsb2 l4 io172rsb2 l5 v cci b2 l6 io153rsb2 l7 io144rsb2 l8 io140rsb2 l9 tms l10 v jtag l11 vmv2 l12 trst m1 gndq m2 gec2/io185rsb2 m3 io173rsb2 m4 io168rsb2 m5 io161rsb2 m6 io156rsb2 m7 io145rsb2 m8 io141rsb2 m9 tdi m10 v cci b2 m11 v pump m12 gndq 144-pin fbga pin number a3p1000 function
package pin assignments 3-52 v1.5 256-pin fbga note for package manufacturing and environmental information, visit the resource center at http://www.actel.com/products/ solutions/pac kage/docs.aspx . note: this is the bottom view of the package. 1 3 5 7 9 11 13 15 2 4 6 8 10 12 14 16 c e g j l n r d f h k m p t b a a1 ball pad corner
proasic3 packaging v1.5 3-53 256-pin fbga pin number a3p250 function a1 gnd a2 gaa0/io00rsb0 a3 gaa1/io01rsb0 a4 gab0/io02rsb0 a5 io07rsb0 a6 io10rsb0 a7 io11rsb0 a8 io15rsb0 a9 io20rsb0 a10 io25rsb0 a11 io29rsb0 a12 io33rsb0 a13 gbb1/io38rsb0 a14 gba0/io39rsb0 a15 gba1/io40rsb0 a16 gnd b1 gab2/io117udb3 b2 gaa2/io118udb3 b3 nc b4 gab1/io03rsb0 b5 io06rsb0 b6 io09rsb0 b7 io12rsb0 b8 io16rsb0 b9 io21rsb0 b10 io26rsb0 b11 io30rsb0 b12 gbc1/io36rsb0 b13 gbb0/io37rsb0 b14 nc b15 gba2/io41pdb1 b16 io41ndb1 c1 io117vdb3 c2 io118vdb3 c3 nc c4 nc c5 gac0/io04rsb0 c6 gac1/io05rsb0 c7 io13rsb0 c8 io17rsb0 c9 io22rsb0 c10 io27rsb0 c11 io31rsb0 c12 gbc0/io35rsb0 c13 io34rsb0 c14 nc c15 io42npb1 c16 io44pdb1 d1 io114vdb3 d2 io114udb3 d3 gac2/io116udb3 d4 nc d5 gndq d6 io08rsb0 d7 io14rsb0 d8 io18rsb0 d9 io23rsb0 d10 io28rsb0 d11 io32rsb0 d12 gndq d13 nc d14 gbb2/io42ppb1 d15 nc d16 io44ndb1 e1 io113pdb3 e2 nc e3 io116vdb3 e4 io115udb3 e5 vmv0 e6 v cci b0 e7 v cci b0 e8 io19rsb0 256-pin fbga pin number a3p250 function e9 io24rsb0 e10 v cci b0 e11 v cci b0 e12 vmv1 e13 gbc2/io43pdb1 e14 io46rsb1 e15 nc e16 io45pdb1 f1 io113ndb3 f2 io112ppb3 f3 nc f4 io115vdb3 f5 v cci b3 f6 gnd f7 v cc f8 v cc f9 v cc f10 v cc f11 gnd f12 v cci b1 f13 io43ndb1 f14 nc f15 io47ppb1 f16 io45ndb1 g1 io111ndb3 g2 io111pdb3 g3 io112npb3 g4 gfc1/io110ppb3 g5 v cci b3 g6 v cc g7 gnd g8 gnd g9 gnd g10 gnd g11 v cc g12 v cci b1 256-pin fbga pin number a3p250 function
package pin assignments 3-54 v1.5 g13 gcc1/io48ppb1 g14 io47npb1 g15 io54pdb1 g16 io54ndb1 h1 gfb0/io109npb3 h2 gfa0/io108ndb3 h3 gfb1/io109ppb3 h4 v complf h5 gfc0/io110npb3 h6 v cc h7 gnd h8 gnd h9 gnd h10 gnd h11 v cc h12 gcc0/io48npb1 h13 gcb1/io49ppb1 h14 gca0/io50npb1 h15 nc h16 gcb0/io49npb1 j1 gfa2/io107ppb3 j2 gfa1/io108pdb3 j3 v ccplf j4 io106ndb3 j5 gfb2/io106pdb3 j6 v cc j7 gnd j8 gnd j9 gnd j10 gnd j11 v cc j12 gcb2/io52ppb1 j13 gca1/io50ppb1 j14 gcc2/io53ppb1 j15 nc j16 gca2/io51pdb1 256-pin fbga pin number a3p250 function k1 gfc2/io105pdb3 k2 io107npb3 k3 io104ppb3 k4 nc k5 v cci b3 k6 v cc k7 gnd k8 gnd k9 gnd k10 gnd k11 v cc k12 v cci b1 k13 io52npb1 k14 io55rsb1 k15 io53npb1 k16 io51ndb1 l1 io105ndb3 l2 io104npb3 l3 nc l4 io102rsb3 l5 v cci b3 l6 gnd l7 v cc l8 v cc l9 v cc l10 v cc l11 gnd l12 v cci b1 l13 gdb0/io59vpb1 l14 io57vdb1 l15 io57udb1 l16 io56pdb1 m1 io103pdb3 m2 nc m3 io101npb3 m4 gec0/io100npb3 256-pin fbga pin number a3p250 function m5 vmv3 m6 v cci b2 m7 v cci b2 m8 nc m9 io74rsb2 m10 v cci b2 m11 v cci b2 m12 vmv2 m13 nc m14 gdb1/io59upb1 m15 gdc1/io58udb1 m16 io56ndb1 n1 io103ndb3 n2 io101ppb3 n3 gec1/io100ppb3 n4 nc n5 gndq n6 gea2/io97rsb2 n7 io86rsb2 n8 io82rsb2 n9 io75rsb2 n10 io69rsb2 n11 io64rsb2 n12 gndq n13 nc n14 v jtag n15 gdc0/io58vdb1 n16 gda1/io60udb1 p1 geb1/io99pdb3 p2 geb0/io99ndb3 p3 nc p4 nc p5 io92rsb2 p6 io89rsb2 p7 io85rsb2 p8 io81rsb2 256-pin fbga pin number a3p250 function
proasic3 packaging v1.5 3-55 p9 io76rsb2 p10 io71rsb2 p11 io66rsb2 p12 nc p13 tck p14 v pump p15 trst p16 gda0/io60vdb1 r1 gea1/io98pdb3 r2 gea0/io98ndb3 r3 nc r4 gec2/io95rsb2 r5 io91rsb2 r6 io88rsb2 r7 io84rsb2 r8 io80rsb2 r9 io77rsb2 r10 io72rsb2 r11 io68rsb2 r12 io65rsb2 r13 gdb2/io62rsb2 r14 tdi r15 nc r16 tdo t1 gnd t2 io94rsb2 t3 geb2/io96rsb2 t4 io93rsb2 t5 io90rsb2 t6 io87rsb2 t7 io83rsb2 t8 io79rsb2 t9 io78rsb2 t10 io73rsb2 t11 io70rsb2 t12 gdc2/io63rsb2 256-pin fbga pin number a3p250 function t13 io67rsb2 t14 gda2/io61rsb2 t15 tms t16 gnd 256-pin fbga pin number a3p250 function
package pin assignments 3-56 v1.5 256-pin fbga pin number a3p400 function a1 gnd a2 gaa0/io00rsb0 a3 gaa1/io01rsb0 a4 gab0/io02rsb0 a5 io16rsb0 a6 io17rsb0 a7 io22rsb0 a8 io28rsb0 a9 io34rsb0 a10 io37rsb0 a11 io41rsb0 a12 io43rsb0 a13 gbb1/io57rsb0 a14 gba0/io58rsb0 a15 gba1/io59rsb0 a16 gnd b1 gab2/io154udb3 b2 gaa2/io155udb3 b3 io12rsb0 b4 gab1/io03rsb0 b5 io13rsb0 b6 io14rsb0 b7 io21rsb0 b8 io27rsb0 b9 io32rsb0 b10 io38rsb0 b11 io42rsb0 b12 gbc1/io55rsb0 b13 gbb0/io56rsb0 b14 io44rsb0 b15 gba2/io60pdb1 b16 io60ndb1 c1 io154vdb3 c2 io155vdb3 c3 io11rsb0 c4 io07rsb0 c5 gac0/io04rsb0 c6 gac1/io05rsb0 c7 io20rsb0 c8 io24rsb0 c9 io33rsb0 c10 io39rsb0 c11 io45rsb0 c12 gbc0/io54rsb0 c13 io48rsb0 c14 vmv0 c15 io61npb1 c16 io63pdb1 d1 io151vdb3 d2 io151udb3 d3 gac2/io153udb3 d4 io06rsb0 d5 gndq d6 io10rsb0 d7 io19rsb0 d8 io26rsb0 d9 io30rsb0 d10 io40rsb0 d11 io46rsb0 d12 gndq d13 io47rsb0 d14 gbb2/io61ppb1 d15 io53rsb0 d16 io63ndb1 e1 io150pdb3 e2 io08rsb0 e3 io153vdb3 e4 io152vdb3 e5 vmv0 e6 v cci b0 e7 v cci b0 e8 io25rsb0 256-pin fbga pin number a3p400 function e9 io31rsb0 e10 v cci b0 e11 v cci b0 e12 vmv1 e13 gbc2/io62pdb1 e14 io65rsb1 e15 io52rsb0 e16 io66pdb1 f1 io150ndb3 f2 io149npb3 f3 io09rsb0 f4 io152udb3 f5 v cci b3 f6 gnd f7 v cc f8 v cc f9 v cc f10 v cc f11 gnd f12 v cci b1 f13 io62ndb1 f14 io49rsb0 f15 io64ppb1 f16 io66ndb1 g1 io148ndb3 g2 io148pdb3 g3 io149ppb3 g4 gfc1/io147ppb3 g5 v cci b3 g6 v cc g7 gnd g8 gnd g9 gnd g10 gnd g11 v cc g12 v cci b1 256-pin fbga pin number a3p400 function
proasic3 packaging v1.5 3-57 g13 gcc1/io67ppb1 g14 io64npb1 g15 io73pdb1 g16 io73ndb1 h1 gfb0/io146npb3 h2 gfa0/io145ndb3 h3 gfb1/io146ppb3 h4 v complf h5 gfc0/io147npb3 h6 v cc h7 gnd h8 gnd h9 gnd h10 gnd h11 v cc h12 gcc0/io67npb1 h13 gcb1/io68ppb1 h14 gca0/io69npb1 h15 nc h16 gcb0/io68npb1 j1 gfa2/io144ppb3 j2 gfa1/io145pdb3 j3 v ccplf j4 io143ndb3 j5 gfb2/io143pdb3 j6 v cc j7 gnd j8 gnd j9 gnd j10 gnd j11 v cc j12 gcb2/io71ppb1 j13 gca1/io69ppb1 j14 gcc2/io72ppb1 j15 nc j16 gca2/io70pdb1 256-pin fbga pin number a3p400 function k1 gfc2/io142pdb3 k2 io144npb3 k3 io141ppb3 k4 io120rsb2 k5 v cci b3 k6 v cc k7 gnd k8 gnd k9 gnd k10 gnd k11 v cc k12 v cci b1 k13 io71npb1 k14 io74rsb1 k15 io72npb1 k16 io70ndb1 l1 io142ndb3 l2 io141npb3 l3 io125rsb2 l4 io139rsb3 l5 v cci b3 l6 gnd l7 v cc l8 v cc l9 v cc l10 v cc l11 gnd l12 v cci b1 l13 gdb0/io78vpb1 l14 io76vdb1 l15 io76udb1 l16 io75pdb1 m1 io140pdb3 m2 io130rsb2 m3 io138npb3 m4 gec0/io137npb3 256-pin fbga pin number a3p400 function m5 vmv3 m6 v cci b2 m7 v cci b2 m8 io108rsb2 m9 io101rsb2 m10 v cci b2 m11 v cci b2 m12 vmv2 m13 io83rsb2 m14 gdb1/io78upb1 m15 gdc1/io77udb1 m16 io75ndb1 n1 io140ndb3 n2 io138ppb3 n3 gec1/io137ppb3 n4 io131rsb2 n5 gndq n6 gea2/io134rsb2 n7 io117rsb2 n8 io111rsb2 n9 io99rsb2 n10 io94rsb2 n11 io87rsb2 n12 gndq n13 io93rsb2 n14 v jtag n15 gdc0/io77vdb1 n16 gda1/io79udb1 p1 geb1/io136pdb3 p2 geb0/io136ndb3 p3 vmv2 p4 io129rsb2 p5 io128rsb2 p6 io122rsb2 p7 io115rsb2 p8 io110rsb2 256-pin fbga pin number a3p400 function
package pin assignments 3-58 v1.5 p9 io98rsb2 p10 io95rsb2 p11 io88rsb2 p12 io84rsb2 p13 tck p14 v pump p15 trst p16 gda0/io79vdb1 r1 gea1/io135pdb3 r2 gea0/io135ndb3 r3 io127rsb2 r4 gec2/io132rsb2 r5 io123rsb2 r6 io118rsb2 r7 io112rsb2 r8 io106rsb2 r9 io100rsb2 r10 io96rsb2 r11 io89rsb2 r12 io85rsb2 r13 gdb2/io81rsb2 r14 tdi r15 nc r16 tdo t1 gnd t2 io126rsb2 t3 geb2/io133rsb2 t4 io124rsb2 t5 io116rsb2 t6 io113rsb2 t7 io107rsb2 t8 io105rsb2 t9 io102rsb2 t10 io97rsb2 t11 io92rsb2 t12 gdc2/io82rsb2 256-pin fbga pin number a3p400 function t13 io86rsb2 t14 gda2/io80rsb2 t15 tms t16 gnd 256-pin fbga pin number a3p400 function
proasic3 packaging v1.5 3-59 256-pin fbga pin number a3p600 function a1 gnd a2 gaa0/io00rsb0 a3 gaa1/io01rsb0 a4 gab0/io02rsb0 a5 io11rsb0 a6 io16rsb0 a7 io18rsb0 a8 io28rsb0 a9 io34rsb0 a10 io37rsb0 a11 io41rsb0 a12 io43rsb0 a13 gbb1/io57rsb0 a14 gba0/io58rsb0 a15 gba1/io59rsb0 a16 gnd b1 gab2/io173pdb3 b2 gaa2/io174pdb3 b3 gndq b4 gab1/io03rsb0 b5 io13rsb0 b6 io14rsb0 b7 io21rsb0 b8 io27rsb0 b9 io32rsb0 b10 io38rsb0 b11 io42rsb0 b12 gbc1/io55rsb0 b13 gbb0/io56rsb0 b14 io52rsb0 b15 gba2/io60pdb1 b16 io60ndb1 c1 io173ndb3 c2 io174ndb3 c3 vmv3 c4 io07rsb0 c5 gac0/io04rsb0 c6 gac1/io05rsb0 c7 io20rsb0 c8 io24rsb0 c9 io33rsb0 c10 io39rsb0 c11 io44rsb0 c12 gbc0/io54rsb0 c13 io51rsb0 c14 vmv0 c15 io61npb1 c16 io63pdb1 d1 io171ndb3 d2 io171pdb3 d3 gac2/io172pdb3 d4 io06rsb0 d5 gndq d6 io10rsb0 d7 io19rsb0 d8 io26rsb0 d9 io30rsb0 d10 io40rsb0 d11 io45rsb0 d12 gndq d13 io50rsb0 d14 gbb2/io61ppb1 d15 io53rsb0 d16 io63ndb1 e1 io166pdb3 e2 io167npb3 e3 io172ndb3 e4 io169ndb3 e5 vmv0 e6 v cci b0 e7 v cci b0 e8 io25rsb0 256-pin fbga pin number a3p600 function e9 io31rsb0 e10 v cci b0 e11 v cci b0 e12 vmv1 e13 gbc2/io62pdb1 e14 io67ppb1 e15 io64ppb1 e16 io66pdb1 f1 io166ndb3 f2 io168npb3 f3 io167ppb3 f4 io169pdb3 f5 v cci b3 f6 gnd f7 v cc f8 v cc f9 v cc f10 v cc f11 gnd f12 v cci b1 f13 io62ndb1 f14 io64npb1 f15 io65ppb1 f16 io66ndb1 g1 io165ndb3 g2 io165pdb3 g3 io168ppb3 g4 gfc1/io164ppb3 g5 v cci b3 g6 v cc g7 gnd g8 gnd g9 gnd g10 gnd g11 v cc g12 v cci b1 256-pin fbga pin number a3p600 function
package pin assignments 3-60 v1.5 g13 gcc1/io69ppb1 g14 io65npb1 g15 io75pdb1 g16 io75ndb1 h1 gfb0/io163npb3 h2 gfa0/io162ndb3 h3 gfb1/io163ppb3 h4 v complf h5 gfc0/io164npb3 h6 v cc h7 gnd h8 gnd h9 gnd h10 gnd h11 v cc h12 gcc0/io69npb1 h13 gcb1/io70ppb1 h14 gca0/io71npb1 h15 io67npb1 h16 gcb0/io70npb1 j1 gfa2/io161ppb3 j2 gfa1/io162pdb3 j3 v ccplf j4 io160ndb3 j5 gfb2/io160pdb3 j6 v cc j7 gnd j8 gnd j9 gnd j10 gnd j11 v cc j12 gcb2/io73ppb1 j13 gca1/io71ppb1 j14 gcc2/io74ppb1 j15 io80ppb1 j16 gca2/io72pdb1 256-pin fbga pin number a3p600 function k1 gfc2/io159pdb3 k2 io161npb3 k3 io156ppb3 k4 io129rsb2 k5 v cci b3 k6 v cc k7 gnd k8 gnd k9 gnd k10 gnd k11 v cc k12 v cci b1 k13 io73npb1 k14 io80npb1 k15 io74npb1 k16 io72ndb1 l1 io159ndb3 l2 io156npb3 l3 io151ppb3 l4 io158psb3 l5 v cci b3 l6 gnd l7 v cc l8 v cc l9 v cc l10 v cc l11 gnd l12 v cci b1 l13 gdb0/io87npb1 l14 io85ndb1 l15 io85pdb1 l16 io84pdb1 m1 io150pdb3 m2 io151npb3 m3 io147npb3 m4 gec0/io146npb3 256-pin fbga pin number a3p600 function m5 vmv3 m6 v cci b2 m7 v cci b2 m8 io117rsb2 m9 io110rsb2 m10 v cci b2 m11 v cci b2 m12 vmv2 m13 io94rsb2 m14 gdb1/io87ppb1 m15 gdc1/io86pdb1 m16 io84ndb1 n1 io150ndb3 n2 io147ppb3 n3 gec1/io146ppb3 n4 io140rsb2 n5 gndq n6 gea2/io143rsb2 n7 io126rsb2 n8 io120rsb2 n9 io108rsb2 n10 io103rsb2 n11 io99rsb2 n12 gndq n13 io92rsb2 n14 v jtag n15 gdc0/io86ndb1 n16 gda1/io88pdb1 p1 geb1/io145pdb3 p2 geb0/io145ndb3 p3 vmv2 p4 io138rsb2 p5 io136rsb2 p6 io131rsb2 p7 io124rsb2 p8 io119rsb2 256-pin fbga pin number a3p600 function
proasic3 packaging v1.5 3-61 p9 io107rsb2 p10 io104rsb2 p11 io97rsb2 p12 vmv1 p13 tck p14 v pump p15 trst p16 gda0/io88ndb1 r1 gea1/io144pdb3 r2 gea0/io144ndb3 r3 io139rsb2 r4 gec2/io141rsb2 r5 io132rsb2 r6 io127rsb2 r7 io121rsb2 r8 io114rsb2 r9 io109rsb2 r10 io105rsb2 r11 io98rsb2 r12 io96rsb2 r13 gdb2/io90rsb2 r14 tdi r15 gndq r16 tdo t1 gnd t2 io137rsb2 t3 geb2/io142rsb2 t4 io134rsb2 t5 io125rsb2 t6 io123rsb2 t7 io118rsb2 t8 io115rsb2 t9 io111rsb2 t10 io106rsb2 t11 io102rsb2 t12 gdc2/io91rsb2 256-pin fbga pin number a3p600 function t13 io93rsb2 t14 gda2/io89rsb2 t15 tms t16 gnd 256-pin fbga pin number a3p600 function
package pin assignments 3-62 v1.5 256-pin fbga pin number a3p1000 function a1 gnd a2 gaa0/io00rsb0 a3 gaa1/io01rsb0 a4 gab0/io02rsb0 a5 io16rsb0 a6 io22rsb0 a7 io28rsb0 a8 io35rsb0 a9 io45rsb0 a10 io50rsb0 a11 io55rsb0 a12 io61rsb0 a13 gbb1/io75rsb0 a14 gba0/io76rsb0 a15 gba1/io77rsb0 a16 gnd b1 gab2/io224pdb3 b2 gaa2/io225pdb3 b3 gndq b4 gab1/io03rsb0 b5 io17rsb0 b6 io21rsb0 b7 io27rsb0 b8 io34rsb0 b9 io44rsb0 b10 io51rsb0 b11 io57rsb0 b12 gbc1/io73rsb0 b13 gbb0/io74rsb0 b14 io71rsb0 b15 gba2/io78pdb1 b16 io81pdb1 c1 io224ndb3 c2 io225ndb3 c3 vmv3 c4 io11rsb0 c5 gac0/io04rsb0 c6 gac1/io05rsb0 c7 io25rsb0 c8 io36rsb0 c9 io42rsb0 c10 io49rsb0 c11 io56rsb0 c12 gbc0/io72rsb0 c13 io62rsb0 c14 vmv0 c15 io78ndb1 c16 io81ndb1 d1 io222ndb3 d2 io222pdb3 d3 gac2/io223pdb3 d4 io223ndb3 d5 gndq d6 io23rsb0 d7 io29rsb0 d8 io33rsb0 d9 io46rsb0 d10 io52rsb0 d11 io60rsb0 d12 gndq d13 io80ndb1 d14 gbb2/io79pdb1 d15 io79ndb1 d16 io82nsb1 e1 io217pdb3 e2 io218pdb3 e3 io221ndb3 e4 io221pdb3 e5 vmv0 e6 v cci b0 e7 v cci b0 e8 io38rsb0 e9 io47rsb0 e10 v cci b0 e11 v cci b0 e12 vmv1 256-pin fbga pin number a3p1000 function e13 gbc2/io80pdb1 e14 io83ppb1 e15 io86ppb1 e16 io87pdb1 f1 io217ndb3 f2 io218ndb3 f3 io216pdb3 f4 io216ndb3 f5 v cci b3 f6 gnd f7 v cc f8 v cc f9 v cc f10 v cc f11 gnd f12 v cci b1 f13 io83npb1 f14 io86npb1 f15 io90ppb1 f16 io87ndb1 g1 io210psb3 g2 io213ndb3 g3 io213pdb3 g4 gfc1/io209ppb3 g5 v cci b3 g6 v cc g7 gnd g8 gnd g9 gnd g10 gnd g11 v cc g12 v cci b1 g13 gcc1/io91ppb1 g14 io90npb1 g15 io88pdb1 g16 io88ndb1 h1 gfb0/io208npb3 h2 gfa0/io207ndb3 256-pin fbga pin number a3p1000 function
proasic3 packaging v1.5 3-63 h3 gfb1/io208ppb3 h4 v complf h5 gfc0/io209npb3 h6 v cc h7 gnd h8 gnd h9 gnd h10 gnd h11 v cc h12 gcc0/io91npb1 h13 gcb1/io92ppb1 h14 gca0/io93npb1 h15 io96npb1 h16 gcb0/io92npb1 j1 gfa2/io206psb3 j2 gfa1/io207pdb3 j3 v ccplf j4 io205ndb3 j5 gfb2/io205pdb3 j6 v cc j7 gnd j8 gnd j9 gnd j10 gnd j11 v cc j12 gcb2/io95ppb1 j13 gca1/io93ppb1 j14 gcc2/io96ppb1 j15 io100ppb1 j16 gca2/io94psb1 k1 gfc2/io204pdb3 k2 io204ndb3 k3 io203ndb3 k4 io203pdb3 k5 v cci b3 k6 v cc k7 gnd k8 gnd 256-pin fbga pin number a3p1000 function k9 gnd k10 gnd k11 v cc k12 v cci b1 k13 io95npb1 k14 io100npb1 k15 io102ndb1 k16 io102pdb1 l1 io202ndb3 l2 io202pdb3 l3 io196ppb3 l4 io193ppb3 l5 v cci b3 l6 gnd l7 v cc l8 v cc l9 v cc l10 v cc l11 gnd l12 v cci b1 l13 gdb0/io112npb1 l14 io106ndb1 l15 io106pdb1 l16 io107pdb1 m1 io197nsb3 m2 io196npb3 m3 io193npb3 m4 gec0/io190npb3 m5 vmv3 m6 v cci b2 m7 v cci b2 m8 io147rsb2 m9 io136rsb2 m10 v cci b2 m11 v cci b2 m12 vmv2 m13 io110ndb1 m14 gdb1/io112ppb1 256-pin fbga pin number a3p1000 function m15 gdc1/io111pdb1 m16 io107ndb1 n1 io194psb3 n2 io192ppb3 n3 gec1/io190ppb3 n4 io192npb3 n5 gndq n6 gea2/io187rsb2 n7 io161rsb2 n8 io155rsb2 n9 io141rsb2 n10 io129rsb2 n11 io124rsb2 n12 gndq n13 io110pdb1 n14 v jtag n15 gdc0/io111ndb1 n16 gda1/io113pdb1 p1 geb1/io189pdb3 p2 geb0/io189ndb3 p3 vmv2 p4 io179rsb2 p5 io171rsb2 p6 io165rsb2 p7 io159rsb2 p8 io151rsb2 p9 io137rsb2 p10 io134rsb2 p11 io128rsb2 p12 vmv1 p13 tck p14 v pump p15 trst p16 gda0/io113ndb1 r1 gea1/io188pdb3 r2 gea0/io188ndb3 r3 io184rsb2 r4 gec2/io185rsb2 256-pin fbga pin number a3p1000 function
package pin assignments 3-64 v1.5 r5 io168rsb2 r6 io163rsb2 r7 io157rsb2 r8 io149rsb2 r9 io143rsb2 r10 io138rsb2 r11 io131rsb2 r12 io125rsb2 r13 gdb2/io115rsb2 r14 tdi r15 gndq r16 tdo t1 gnd t2 io183rsb2 t3 geb2/io186rsb2 t4 io172rsb2 t5 io170rsb2 t6 io164rsb2 t7 io158rsb2 t8 io153rsb2 t9 io142rsb2 t10 io135rsb2 t11 io130rsb2 t12 gdc2/io116rsb2 t13 io120rsb2 t14 gda2/io114rsb2 t15 tms t16 gnd 256-pin fbga pin number a3p1000 function
proasic3 packaging v1.5 3-65 484-pin fbga note for package manufacturing and environmental information, visit the resource center at http://www.actel.com/products/ solutions/pac kage/docs.aspx . note: this is the bottom view of the package. a b c d e f g h j k l m n p r t u v w y aa ab 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 a1 ball pad corner
package pin assignments 3-66 v1.5 484-pin fbga pin number a3p400 function a1 gnd a2 gnd a3 v cci b0 a4 nc a5 nc a6 io15rsb0 a7 io18rsb0 a8 nc a9 nc a10 io23rsb0 a11 io29rsb0 a12 io35rsb0 a13 io36rsb0 a14 nc a15 nc a16 io50rsb0 a17 io51rsb0 a18 nc a19 nc a20 v cci b0 a21 gnd a22 gnd b1 gnd b2 v cci b3 b3 nc b4 nc b5 nc b6 nc b7 nc b8 nc b9 nc b10 nc b11 nc b12 nc b13 nc b14 nc b15 nc b16 nc b17 nc b18 nc b19 nc b20 nc b21 v cci b1 b22 gnd c1 v cci b3 c2 nc c3 nc c4 nc c5 gnd c6 nc c7 nc c8 v cc c9 v cc c10 nc c11 nc c12 nc c13 nc c14 v cc c15 v cc c16 nc c17 nc c18 gnd c19 nc c20 nc c21 nc c22 v cci b1 d1 nc d2 nc d3 nc d4 gnd d5 gaa0/io00rsb0 d6 gaa1/io01rsb0 484-pin fbga pin number a3p400 function d7 gab0/io02rsb0 d8 io16rsb0 d9 io17rsb0 d10 io22rsb0 d11 io28rsb0 d12 io34rsb0 d13 io37rsb0 d14 io41rsb0 d15 io43rsb0 d16 gbb1/io57rsb0 d17 gba0/io58rsb0 d18 gba1/io59rsb0 d19 gnd d20 nc d21 nc d22 nc e1 nc e2 nc e3 gnd e4 gab2/io154udb3 e5 gaa2/io155udb3 e6 io12rsb0 e7 gab1/io03rsb0 e8 io13rsb0 e9 io14rsb0 e10 io21rsb0 e11 io27rsb0 e12 io32rsb0 e13 io38rsb0 e14 io42rsb0 e15 gbc1/io55rsb0 e16 gbb0/io56rsb0 e17 io44rsb0 e18 gba2/io60pdb1 e19 io60ndb1 e20 gnd 484-pin fbga pin number a3p400 function
proasic3 packaging v1.5 3-67 e21 nc e22 nc f1 nc f2 nc f3 nc f4 io154vdb3 f5 io155vdb3 f6 io11rsb0 f7 io07rsb0 f8 gac0/io04rsb0 f9 gac1/io05rsb0 f10 io20rsb0 f11 io24rsb0 f12 io33rsb0 f13 io39rsb0 f14 io45rsb0 f15 gbc0/io54rsb0 f16 io48rsb0 f17 vmv0 f18 io61npb1 f19 io63pdb1 f20 nc f21 nc f22 nc g1 nc g2 nc g3 nc g4 io151vdb3 g5 io151udb3 g6 gac2/io153udb3 g7 io06rsb0 g8 gndq g9 io10rsb0 g10 io19rsb0 g11 io26rsb0 g12 io30rsb0 484-pin fbga pin number a3p400 function g13 io40rsb0 g14 io46rsb0 g15 gndq g16 io47rsb0 g17 gbb2/io61ppb1 g18 io53rsb0 g19 io63ndb1 g20 nc g21 nc g22 nc h1 nc h2 nc h3 v cc h4 io150pdb3 h5 io08rsb0 h6 io153vdb3 h7 io152vdb3 h8 vmv0 h9 v cci b0 h10 v cci b0 h11 io25rsb0 h12 io31rsb0 h13 v cci b0 h14 v cci b0 h15 vmv1 h16 gbc2/io62pdb1 h17 io65rsb1 h18 io52rsb0 h19 io66pdb1 h20 v cc h21 nc h22 nc j1 nc j2 nc j3 nc j4 io150ndb3 484-pin fbga pin number a3p400 function j5 io149npb3 j6 io09rsb0 j7 io152udb3 j8 v cci b3 j9 gnd j10 v cc j11 v cc j12 v cc j13 v cc j14 gnd j15 v cci b1 j16 io62ndb1 j17 io49rsb0 j18 io64ppb1 j19 io66ndb1 j20 nc j21 nc j22 nc k1 nc k2 nc k3 nc k4 io148ndb3 k5 io148pdb3 k6 io149ppb3 k7 gfc1/io147ppb3 k8 v cci b3 k9 v cc k10 gnd k11 gnd k12 gnd k13 gnd k14 v cc k15 v cci b1 k16 gcc1/io67ppb1 k17 io64npb1 k18 io73pdb1 484-pin fbga pin number a3p400 function
package pin assignments 3-68 v1.5 k19 io73ndb1 k20 nc k21 nc k22 nc l1 nc l2 nc l3 nc l4 gfb0/io146npb3 l5 gfa0/io145ndb3 l6 gfb1/io146ppb3 l7 v complf l8 gfc0/io147npb3 l9 v cc l10 gnd l11 gnd l12 gnd l13 gnd l14 v cc l15 gcc0/io67npb1 l16 gcb1/io68ppb1 l17 gca0/io69npb1 l18 nc l19 gcb0/io68npb1 l20 nc l21 nc l22 nc m1 nc m2 nc m3 nc m4 gfa2/io144ppb3 m5 gfa1/io145pdb3 m6 v ccplf m7 io143ndb3 m8 gfb2/io143pdb3 m9 v cc m10 gnd 484-pin fbga pin number a3p400 function m11 gnd m12 gnd m13 gnd m14 v cc m15 gcb2/io71ppb1 m16 gca1/io69ppb1 m17 gcc2/io72ppb1 m18 nc m19 gca2/io70pdb1 m20 nc m21 nc m22 nc n1 nc n2 nc n3 nc n4 gfc2/io142pdb3 n5 io144npb3 n6 io141ppb3 n7 io120rsb2 n8 v cci b3 n9 v cc n10 gnd n11 gnd n12 gnd n13 gnd n14 v cc n15 v cci b1 n16 io71npb1 n17 io74rsb1 n18 io72npb1 n19 io70ndb1 n20 nc n21 nc n22 nc p1 nc p2 nc 484-pin fbga pin number a3p400 function p3 nc p4 io142ndb3 p5 io141npb3 p6 io125rsb2 p7 io139rsb3 p8 v cci b3 p9 gnd p10 v cc p11 v cc p12 v cc p13 v cc p14 gnd p15 v cci b1 p16 gdb0/io78vpb1 p17 io76vdb1 p18 io76udb1 p19 io75pdb1 p20 nc p21 nc p22 nc r1 nc r2 nc r3 v cc r4 io140pdb3 r5 io130rsb2 r6 io138npb3 r7 gec0/io137npb3 r8 vmv3 r9 v cci b2 r10 v cci b2 r11 io108rsb2 r12 io101rsb2 r13 v cci b2 r14 v cci b2 r15 vmv2 r16 io83rsb2 484-pin fbga pin number a3p400 function
proasic3 packaging v1.5 3-69 r17 gdb1/io78upb1 r18 gdc1/io77udb1 r19 io75ndb1 r20 v cc r21 nc r22 nc t1 nc t2 nc t3 nc t4 io140ndb3 t5 io138ppb3 t6 gec1/io137ppb3 t7 io131rsb2 t8 gndq t9 gea2/io134rsb2 t10 io117rsb2 t11 io111rsb2 t12 io99rsb2 t13 io94rsb2 t14 io87rsb2 t15 gndq t16 io93rsb2 t17 v jtag t18 gdc0/io77vdb1 t19 gda1/io79udb1 t20 nc t21 nc t22 nc u1 nc u2 nc u3 nc u4 geb1/io136pdb3 u5 geb0/io136ndb3 u6 vmv2 u7 io129rsb2 u8 io128rsb2 484-pin fbga pin number a3p400 function u9 io122rsb2 u10 io115rsb2 u11 io110rsb2 u12 io98rsb2 u13 io95rsb2 u14 io88rsb2 u15 io84rsb2 u16 tck u17 v pump u18 trst u19 gda0/io79vdb1 u20 nc u21 nc u22 nc v1 nc v2 nc v3 gnd v4 gea1/io135pdb3 v5 gea0/io135ndb3 v6 io127rsb2 v7 gec2/io132rsb2 v8 io123rsb2 v9 io118rsb2 v10 io112rsb2 v11 io106rsb2 v12 io100rsb2 v13 io96rsb2 v14 io89rsb2 v15 io85rsb2 v16 gdb2/io81rsb2 v17 tdi v18 nc v19 tdo v20 gnd v21 nc v22 nc 484-pin fbga pin number a3p400 function w1 nc w2 nc w3 nc w4 gnd w5 io126rsb2 w6 geb2/io133rsb2 w7 io124rsb2 w8 io116rsb2 w9 io113rsb2 w10 io107rsb2 w11 io105rsb2 w12 io102rsb2 w13 io97rsb2 w14 io92rsb2 w15 gdc2/io82rsb2 w16 io86rsb2 w17 gda2/io80rsb2 w18 tms w19 gnd w20 nc w21 nc w22 nc y1 v cci b3 y2 nc y3 nc y4 nc y5 gnd y6 nc y7 nc y8 v cc y9 v cc y10 nc y11 nc y12 nc y13 nc y14 v cc 484-pin fbga pin number a3p400 function
package pin assignments 3-70 v1.5 y15 v cc y16 nc y17 nc y18 gnd y19 nc y20 nc y21 nc y22 v cci b1 aa1 gnd aa2 v cci b3 aa3 nc aa4 nc aa5 nc aa6 nc aa7 nc aa8 nc aa9 nc aa10 nc aa11 nc aa12 nc aa13 nc aa14 nc aa15 nc aa16 nc aa17 nc aa18 nc aa19 nc aa20 nc aa21 v cci b1 aa22 gnd ab1 gnd ab2 gnd ab3 v cci b2 ab4 nc ab5 nc ab6 io121rsb2 484-pin fbga pin number a3p400 function ab7 io119rsb2 ab8 io114rsb2 ab9 io109rsb2 ab10 nc ab11 nc ab12 io104rsb2 ab13 io103rsb2 ab14 nc ab15 nc ab16 io91rsb2 ab17 io90rsb2 ab18 nc ab19 nc ab20 v cci b2 ab21 gnd ab22 gnd 484-pin fbga pin number a3p400 function
proasic3 packaging v1.5 3-71 484-pin fbga pin number a3p600 function a1 gnd a2 gnd a3 vccib0 a4 nc a5 nc a6 io09rsb0 a7 io15rsb0 a8 nc a9 nc a10 io22rsb0 a11 io23rsb0 a12 io29rsb0 a13 io35rsb0 a14 nc a15 nc a16 io46rsb0 a17 io48rsb0 a18 nc a19 nc a20 v cci b0 a21 gnd a22 gnd b1 gnd b2 v cci b3 b3 nc b4 nc b5 nc b6 io08rsb0 b7 io12rsb0 b8 nc b9 nc b10 io17rsb0 b11 nc b12 nc b13 io36rsb0 b14 nc b15 nc b16 io47rsb0 b17 io49rsb0 b18 nc b19 nc b20 nc b21 v cci b1 b22 gnd c1 v cci b3 c2 nc c3 nc c4 nc c5 gnd c6 nc c7 nc c8 v cc c9 v cc c10 nc c11 nc c12 nc c13 nc c14 v cc c15 v cc c16 nc c17 nc c18 gnd c19 nc c20 nc c21 nc c22 v cci b1 d1 nc d2 nc d3 nc d4 gnd d5 gaa0/io00rsb0 d6 gaa1/io01rsb0 484-pin fbga pin number a3p600 function d7 gab0/io02rsb0 d8 io11rsb0 d9 io16rsb0 d10 io18rsb0 d11 io28rsb0 d12 io34rsb0 d13 io37rsb0 d14 io41rsb0 d15 io43rsb0 d16 gbb1/io57rsb0 d17 gba0/io58rsb0 d18 gba1/io59rsb0 d19 gnd d20 nc d21 nc d22 nc e1 nc e2 nc e3 gnd e4 gab2/io173pdb3 e5 gaa2/io174pdb3 e6 gndq e7 gab1/io03rsb0 e8 io13rsb0 e9 io14rsb0 e10 io21rsb0 e11 io27rsb0 e12 io32rsb0 e13 io38rsb0 e14 io42rsb0 e15 gbc1/io55rsb0 e16 gbb0/io56rsb0 e17 io52rsb0 e18 gba2/io60pdb1 e19 io60ndb1 e20 gnd 484-pin fbga pin number a3p600 function
package pin assignments 3-72 v1.5 e21 nc e22 nc f1 nc f2 nc f3 nc f4 io173ndb3 f5 io174ndb3 f6 vmv3 f7 io07rsb0 f8 gac0/io04rsb0 f9 gac1/io05rsb0 f10 io20rsb0 f11 io24rsb0 f12 io33rsb0 f13 io39rsb0 f14 io44rsb0 f15 gbc0/io54rsb0 f16 io51rsb0 f17 vmv0 f18 io61npb1 f19 io63pdb1 f20 nc f21 nc f22 nc g1 io170ndb3 g2 io170pdb3 g3 nc g4 io171ndb3 g5 io171pdb3 g6 gac2/io172pdb3 g7 io06rsb0 g8 gndq g9 io10rsb0 g10 io19rsb0 g11 io26rsb0 g12 io30rsb0 484-pin fbga pin number a3p600 function g13 io40rsb0 g14 io45rsb0 g15 gndq g16 io50rsb0 g17 gbb2/io61ppb1 g18 io53rsb0 g19 io63ndb1 g20 nc g21 nc g22 nc h1 nc h2 nc h3 v cc h4 io166pdb3 h5 io167npb3 h6 io172ndb3 h7 io169ndb3 h8 vmv0 h9 v cci b0 h10 v cci b0 h11 io25rsb0 h12 io31rsb0 h13 v cci b0 h14 v cci b0 h15 vmv1 h16 gbc2/io62pdb1 h17 io67ppb1 h18 io64ppb1 h19 io66pdb1 h20 v cc h21 nc h22 nc j1 nc j2 nc j3 nc j4 io166ndb3 484-pin fbga pin number a3p600 function j5 io168npb3 j6 io167ppb3 j7 io169pdb3 j8 v cci b3 j9 gnd j10 v cc j11 v cc j12 v cc j13 v cc j14 gnd j15 v cci b1 j16 io62ndb1 j17 io64npb1 j18 io65ppb1 j19 io66ndb1 j20 nc j21 io68pdb1 j22 io68ndb1 k1 io157pdb3 k2 io157ndb3 k3 nc k4 io165ndb3 k5 io165pdb3 k6 io168ppb3 k7 gfc1/io164ppb3 k8 v cci b3 k9 v cc k10 gnd k11 gnd k12 gnd k13 gnd k14 v cc k15 v cci b1 k16 gcc1/io69ppb1 k17 io65npb1 k18 io75pdb1 484-pin fbga pin number a3p600 function
proasic3 packaging v1.5 3-73 k19 io75ndb1 k20 nc k21 io76ndb1 k22 io76pdb1 l1 nc l2 io155pdb3 l3 nc l4 gfb0/io163npb3 l5 gfa0/io162ndb3 l6 gfb1/io163ppb3 l7 v complf l8 gfc0/io164npb3 l9 v cc l10 gnd l11 gnd l12 gnd l13 gnd l14 v cc l15 gcc0/io69npb1 l16 gcb1/io70ppb1 l17 gca0/io71npb1 l18 io67npb1 l19 gcb0/io70npb1 l20 io77pdb1 l21 io77ndb1 l22 io78npb1 m1 nc m2 io155ndb3 m3 io158npb3 m4 gfa2/io161ppb3 m5 gfa1/io162pdb3 m6 v ccplf m7 io160ndb3 m8 gfb2/io160pdb3 m9 v cc m10 gnd 484-pin fbga pin number a3p600 function m11 gnd m12 gnd m13 gnd m14 v cc m15 gcb2/io73ppb1 m16 gca1/io71ppb1 m17 gcc2/io74ppb1 m18 io80ppb1 m19 gca2/io72pdb1 m20 io79ppb1 m21 io78ppb1 m22 nc n1 io154ndb3 n2 io154pdb3 n3 nc n4 gfc2/io159pdb3 n5 io161npb3 n6 io156ppb3 n7 io129rsb2 n8 v cci b3 n9 v cc n10 gnd n11 gnd n12 gnd n13 gnd n14 v cc n15 v cci b1 n16 io73npb1 n17 io80npb1 n18 io74npb1 n19 io72ndb1 n20 nc n21 io79npb1 n22 nc p1 nc p2 io153pdb3 484-pin fbga pin number a3p600 function p3 io153ndb3 p4 io159ndb3 p5 io156npb3 p6 io151ppb3 p7 io158ppb3 p8 v cci b3 p9 gnd p10 v cc p11 v cc p12 v cc p13 v cc p14 gnd p15 v cci b1 p16 gdb0/io87npb1 p17 io85ndb1 p18 io85pdb1 p19 io84pdb1 p20 nc p21 io81pdb1 p22 nc r1 nc r2 nc r3 v cc r4 io150pdb3 r5 io151npb3 r6 io147npb3 r7 gec0/io146npb3 r8 vmv3 r9 v cci b2 r10 v cci b2 r11 io117rsb2 r12 io110rsb2 r13 v cci b2 r14 v cci b2 r15 vmv2 r16 io94rsb2 484-pin fbga pin number a3p600 function
package pin assignments 3-74 v1.5 r17 gdb1/io87ppb1 r18 gdc1/io86pdb1 r19 io84ndb1 r20 v cc r21 io81ndb1 r22 io82pdb1 t1 io152pdb3 t2 io152ndb3 t3 nc t4 io150ndb3 t5 io147ppb3 t6 gec1/io146ppb3 t7 io140rsb2 t8 gndq t9 gea2/io143rsb2 t10 io126rsb2 t11 io120rsb2 t12 io108rsb2 t13 io103rsb2 t14 io99rsb2 t15 gndq t16 io92rsb2 t17 v jtag t18 gdc0/io86ndb1 t19 gda1/io88pdb1 t20 nc t21 io83pdb1 t22 io82ndb1 u1 io149pdb3 u2 io149ndb3 u3 nc u4 geb1/io145pdb3 u5 geb0/io145ndb3 u6 vmv2 u7 io138rsb2 u8 io136rsb2 484-pin fbga pin number a3p600 function u9 io131rsb2 u10 io124rsb2 u11 io119rsb2 u12 io107rsb2 u13 io104rsb2 u14 io97rsb2 u15 vmv1 u16 tck u17 v pump u18 trst u19 gda0/io88ndb1 u20 nc u21 io83ndb1 u22 nc v1 nc v2 nc v3 gnd v4 gea1/io144pdb3 v5 gea0/io144ndb3 v6 io139rsb2 v7 gec2/io141rsb2 v8 io132rsb2 v9 io127rsb2 v10 io121rsb2 v11 io114rsb2 v12 io109rsb2 v13 io105rsb2 v14 io98rsb2 v15 io96rsb2 v16 gdb2/io90rsb2 v17 tdi v18 gndq v19 tdo v20 gnd v21 nc v22 nc 484-pin fbga pin number a3p600 function w1 nc w2 io148pdb3 w3 nc w4 gnd w5 io137rsb2 w6 geb2/io142rsb2 w7 io134rsb2 w8 io125rsb2 w9 io123rsb2 w10 io118rsb2 w11 io115rsb2 w12 io111rsb2 w13 io106rsb2 w14 io102rsb2 w15 gdc2/io91rsb2 w16 io93rsb2 w17 gda2/io89rsb2 w18 tms w19 gnd w20 nc w21 nc w22 nc y1 v cci b3 y2 io148ndb3 y3 nc y4 nc y5 gnd y6 nc y7 nc y8 v cc y9 v cc y10 nc y11 nc y12 nc y13 nc y14 v cc 484-pin fbga pin number a3p600 function
proasic3 packaging v1.5 3-75 y15 v cc y16 nc y17 nc y18 gnd y19 nc y20 nc y21 nc y22 v cci b1 aa1 gnd aa2 v cci b3 aa3 nc aa4 nc aa5 nc aa6 io135rsb2 aa7 io133rsb2 aa8 nc aa9 nc aa10 nc aa11 nc aa12 nc aa13 nc aa14 nc aa15 nc aa16 io101rsb2 aa17 nc aa18 nc aa19 nc aa20 nc aa21 v cci b1 aa22 gnd ab1 gnd ab2 gnd ab3 v cci b2 ab4 nc ab5 nc ab6 io130rsb2 484-pin fbga pin number a3p600 function ab7 io128rsb2 ab8 io122rsb2 ab9 io116rsb2 ab10 nc ab11 nc ab12 io113rsb2 ab13 io112rsb2 ab14 nc ab15 nc ab16 io100rsb2 ab17 io95rsb2 ab18 nc ab19 nc ab20 v cci b2 ab21 gnd ab22 gnd 484-pin fbga pin number a3p600 function
package pin assignments 3-76 v1.5 484-pin fbga pin number a3p1000 function a1 gnd a2 gnd a3 v cci b0 a4 io07rsb0 a5 io09rsb0 a6 io13rsb0 a7 io18rsb0 a8 io20rsb0 a9 io26rsb0 a10 io32rsb0 a11 io40rsb0 a12 io41rsb0 a13 io53rsb0 a14 io59rsb0 a15 io64rsb0 a16 io65rsb0 a17 io67rsb0 a18 io69rsb0 a19 nc a20 v cci b0 a21 gnd a22 gnd b1 gnd b2 v cci b3 b3 nc b4 io06rsb0 b5 io08rsb0 b6 io12rsb0 b7 io15rsb0 b8 io19rsb0 b9 io24rsb0 b10 io31rsb0 b11 io39rsb0 b12 io48rsb0 b13 io54rsb0 b14 io58rsb0 b15 io63rsb0 b16 io66rsb0 b17 io68rsb0 b18 io70rsb0 b19 nc b20 nc b21 v cci b1 b22 gnd c1 v cci b3 c2 io220pdb3 c3 nc c4 nc c5 gnd c6 io10rsb0 c7 io14rsb0 c8 v cc c9 v cc c10 io30rsb0 c11 io37rsb0 c12 io43rsb0 c13 nc c14 v cc c15 v cc c16 nc c17 nc c18 gnd c19 nc c20 nc c21 nc c22 v cci b1 d1 io219pdb3 d2 io220ndb3 d3 nc d4 gnd d5 gaa0/io00rsb0 d6 gaa1/io01rsb0 484-pin fbga pin number a3p1000 function d7 gab0/io02rsb0 d8 io16rsb0 d9 io22rsb0 d10 io28rsb0 d11 io35rsb0 d12 io45rsb0 d13 io50rsb0 d14 io55rsb0 d15 io61rsb0 d16 gbb1/io75rsb0 d17 gba0/io76rsb0 d18 gba1/io77rsb0 d19 gnd d20 nc d21 nc d22 nc e1 io219ndb3 e2 nc e3 gnd e4 gab2/io224pdb3 e5 gaa2/io225pdb3 e6 gndq e7 gab1/io03rsb0 e8 io17rsb0 e9 io21rsb0 e10 io27rsb0 e11 io34rsb0 e12 io44rsb0 e13 io51rsb0 e14 io57rsb0 e15 gbc1/io73rsb0 e16 gbb0/io74rsb0 e17 io71rsb0 e18 gba2/io78pdb1 e19 io81pdb1 e20 gnd 484-pin fbga pin number a3p1000 function
proasic3 packaging v1.5 3-77 e21 nc e22 io84pdb1 f1 nc f2 io215pdb3 f3 io215ndb3 f4 io224ndb3 f5 io225ndb3 f6 vmv3 f7 io11rsb0 f8 gac0/io04rsb0 f9 gac1/io05rsb0 f10 io25rsb0 f11 io36rsb0 f12 io42rsb0 f13 io49rsb0 f14 io56rsb0 f15 gbc0/io72rsb0 f16 io62rsb0 f17 vmv0 f18 io78ndb1 f19 io81ndb1 f20 io82ppb1 f21 nc f22 io84ndb1 g1 io214ndb3 g2 io214pdb3 g3 nc g4 io222ndb3 g5 io222pdb3 g6 gac2/io223pdb3 g7 io223ndb3 g8 gndq g9 io23rsb0 g10 io29rsb0 g11 io33rsb0 g12 io46rsb0 484-pin fbga pin number a3p1000 function g13 io52rsb0 g14 io60rsb0 g15 gndq g16 io80ndb1 g17 gbb2/io79pdb1 g18 io79ndb1 g19 io82npb1 g20 io85pdb1 g21 io85ndb1 g22 nc h1 nc h2 nc h3 v cc h4 io217pdb3 h5 io218pdb3 h6 io221ndb3 h7 io221pdb3 h8 vmv0 h9 v cci b0 h10 v cci b0 h11 io38rsb0 h12 io47rsb0 h13 v cci b0 h14 v cci b0 h15 vmv1 h16 gbc2/io80pdb1 h17 io83ppb1 h18 io86ppb1 h19 io87pdb1 h20 v cc h21 nc h22 nc j1 io212ndb3 j2 io212pdb3 j3 nc j4 io217ndb3 484-pin fbga pin number a3p1000 function j5 io218ndb3 j6 io216pdb3 j7 io216ndb3 j8 v cci b3 j9 gnd j10 v cc j11 v cc j12 v cc j13 v cc j14 gnd j15 v cci b1 j16 io83npb1 j17 io86npb1 j18 io90ppb1 j19 io87ndb1 j20 nc j21 io89pdb1 j22 io89ndb1 k1 io211pdb3 k2 io211ndb3 k3 nc k4 io210ppb3 k5 io213ndb3 k6 io213pdb3 k7 gfc1/io209ppb3 k8 v cci b3 k9 v cc k10 gnd k11 gnd k12 gnd k13 gnd k14 v cc k15 v cci b1 k16 gcc1/io91ppb1 k17 io90npb1 k18 io88pdb1 484-pin fbga pin number a3p1000 function
package pin assignments 3-78 v1.5 k19 io88ndb1 k20 io94npb1 k21 io98ndb1 k22 io98pdb1 l1 nc l2 io200pdb3 l3 io210npb3 l4 gfb0/io208npb3 l5 gfa0/io207ndb3 l6 gfb1/io208ppb3 l7 v complf l8 gfc0/io209npb3 l9 v cc l10 gnd l11 gnd l12 gnd l13 gnd l14 v cc l15 gcc0/io91npb1 l16 gcb1/io92ppb1 l17 gca0/io93npb1 l18 io96npb1 l19 gcb0/io92npb1 l20 io97pdb1 l21 io97ndb1 l22 io99npb1 m1 nc m2 io200ndb3 m3 io206ndb3 m4 gfa2/io206pdb3 m5 gfa1/io207pdb3 m6 v ccplf m7 io205ndb3 m8 gfb2/io205pdb3 m9 v cc m10 gnd 484-pin fbga pin number a3p1000 function m11 gnd m12 gnd m13 gnd m14 v cc m15 gcb2/io95ppb1 m16 gca1/io93ppb1 m17 gcc2/io96ppb1 m18 io100ppb1 m19 gca2/io94ppb1 m20 io101ppb1 m21 io99ppb1 m22 nc n1 io201ndb3 n2 io201pdb3 n3 nc n4 gfc2/io204pdb3 n5 io204ndb3 n6 io203ndb3 n7 io203pdb3 n8 v cci b3 n9 v cc n10 gnd n11 gnd n12 gnd n13 gnd n14 v cc n15 v cci b1 n16 io95npb1 n17 io100npb1 n18 io102ndb1 n19 io102pdb1 n20 nc n21 io101npb1 n22 io103pdb1 p1 nc p2 io199pdb3 484-pin fbga pin number a3p1000 function p3 io199ndb3 p4 io202ndb3 p5 io202pdb3 p6 io196ppb3 p7 io193ppb3 p8 v cci b3 p9 gnd p10 v cc p11 v cc p12 v cc p13 v cc p14 gnd p15 v cci b1 p16 gdb0/io112npb1 p17 io106ndb1 p18 io106pdb1 p19 io107pdb1 p20 nc p21 io104pdb1 p22 io103ndb1 r1 nc r2 io197ppb3 r3 v cc r4 io197npb3 r5 io196npb3 r6 io193npb3 r7 gec0/io190npb3 r8 vmv3 r9 v cci b2 r10 v cci b2 r11 io147rsb2 r12 io136rsb2 r13 v cci b2 r14 v cci b2 r15 vmv2 r16 io110ndb1 484-pin fbga pin number a3p1000 function
proasic3 packaging v1.5 3-79 r17 gdb1/io112ppb1 r18 gdc1/io111pdb1 r19 io107ndb1 r20 v cc r21 io104ndb1 r22 io105pdb1 t1 io198pdb3 t2 io198ndb3 t3 nc t4 io194ppb3 t5 io192ppb3 t6 gec1/io190ppb3 t7 io192npb3 t8 gndq t9 gea2/io187rsb2 t10 io161rsb2 t11 io155rsb2 t12 io141rsb2 t13 io129rsb2 t14 io124rsb2 t15 gndq t16 io110pdb1 t17 v jtag t18 gdc0/io111ndb1 t19 gda1/io113pdb1 t20 nc t21 io108pdb1 t22 io105ndb1 u1 io195pdb3 u2 io195ndb3 u3 io194npb3 u4 geb1/io189pdb3 u5 geb0/io189ndb3 u6 vmv2 u7 io179rsb2 u8 io171rsb2 484-pin fbga pin number a3p1000 function u9 io165rsb2 u10 io159rsb2 u11 io151rsb2 u12 io137rsb2 u13 io134rsb2 u14 io128rsb2 u15 vmv1 u16 tck u17 v pump u18 trst u19 gda0/io113ndb1 u20 nc u21 io108ndb1 u22 io109pdb1 v1 nc v2 nc v3 gnd v4 gea1/io188pdb3 v5 gea0/io188ndb3 v6 io184rsb2 v7 gec2/io185rsb2 v8 io168rsb2 v9 io163rsb2 v10 io157rsb2 v11 io149rsb2 v12 io143rsb2 v13 io138rsb2 v14 io131rsb2 v15 io125rsb2 v16 gdb2/io115rsb2 v17 tdi v18 gndq v19 tdo v20 gnd v21 nc v22 io109ndb1 484-pin fbga pin number a3p1000 function w1 nc w2 io191pdb3 w3 nc w4 gnd w5 io183rsb2 w6 geb2/io186rsb2 w7 io172rsb2 w8 io170rsb2 w9 io164rsb2 w10 io158rsb2 w11 io153rsb2 w12 io142rsb2 w13 io135rsb2 w14 io130rsb2 w15 gdc2/io116rsb2 w16 io120rsb2 w17 gda2/io114rsb2 w18 tms w19 gnd w20 nc w21 nc w22 nc y1 v cci b3 y2 io191ndb3 y3 nc y4 io182rsb2 y5 gnd y6 io177rsb2 y7 io174rsb2 y8 v cc y9 v cc y10 io154rsb2 y11 io148rsb2 y12 io140rsb2 y13 nc y14 v cc 484-pin fbga pin number a3p1000 function
package pin assignments 3-80 v1.5 y15 v cc y16 nc y17 nc y18 gnd y19 nc y20 nc y21 nc y22 v cci b1 aa1 gnd aa2 v cci b3 aa3 nc aa4 io181rsb2 aa5 io178rsb2 aa6 io175rsb2 aa7 io169rsb2 aa8 io166rsb2 aa9 io160rsb2 aa10 io152rsb2 aa11 io146rsb2 aa12 io139rsb2 aa13 io133rsb2 aa14 nc aa15 nc aa16 io122rsb2 aa17 io119rsb2 aa18 io117rsb2 aa19 nc aa20 nc aa21 v cci b1 aa22 gnd ab1 gnd ab2 gnd ab3 v cci b2 ab4 io180rsb2 ab5 io176rsb2 ab6 io173rsb2 484-pin fbga pin number a3p1000 function ab7 io167rsb2 ab8 io162rsb2 ab9 io156rsb2 ab10 io150rsb2 ab11 io145rsb2 ab12 io144rsb2 ab13 io132rsb2 ab14 io127rsb2 ab15 io126rsb2 ab16 io123rsb2 ab17 io121rsb2 ab18 io118rsb2 ab19 nc ab20 v cci b2 ab21 gnd ab22 gnd 484-pin fbga pin number a3p1000 function
proasic3 packaging v1.5 3-81 part number and revision date part number 51700097-003-5 revised october 2009 list of changes the following table lists critical changes that we re made in the current version of the document. previous version changes in current version (v1.5) page v1.4 (december 2008) the "121-pin csp" figure and table are new. 3-15 v1.3 (june 2008) the "48-pin qfp" table is new. 3-2 the "68-pin qfn" table is new. 3-5 v1.2 (february 2008) pin numbers were added to the "48-pin qfn" package diagram. note 2 was added below the diagram. 3-1 the "132-pin qfn" package diagram was updated to include d1 to d4. in addition, note 1 was changed from top view to bottom view, and note 2 is new. 3-6 v1.1 (january 2008) the "48-pin qfn" section is new. 3-1 v1.0 (january 2008) in the "100-pin vqfp" a3p030 pin table, the function of pin 63 was incorrect and changed from io39r sb0 to gdb0/io38rsb0. 3-18 v2.2 (july 2007) this document was previously in datashee t v2.2. as a result of moving to the handbook format, actel has restarted the version numbers. the new version number is v1.0. n/a v2.0 (april 2007) the following pin tables were updated for a3p600: "208-pin pqfp", "256-pin fbga", and "484-pin fbga". the "144- pin fbga" table for a3p600 is new. 4-27 ? 4-63 advance v0.7 (january 2007) notes were added to the package diag rams identifying if they were top or bottom view. n/a the a3p030 "132-pin qfn" table is new. 4-2 the a3p060 "132-pin qfn" table is new. 4-4 the a3p125 "132-pin qfn" table is new. 4-6 the a3p250 "132-pin qfn" table is new. 4-8 the a3p030 "100-pin vqfp" table is new. 4-11 advance v0.5 (january 2006) the a3p060 "100-pin vqfp" pi n table was updated. 4-13 the a3p125 "100-pin vqfp" pi n table was updated. 4-13 the a3p060 "144-pin tqfp" pi n table was updated. 4-16 the a3p125 "144-pin tqfp" pi n table was updated. 4-18 the a3p125 "208-pin pqfp" pi n table was updated. 4-21 the a3p400 "208-pin pqfp" pi n table was updated. 4-25 the a3p060 "144-pin fbga" pi n table was updated. 4-32 the a3p125 "144-pin fbga" pin table is new. 4-34
package pin assignments 3-82 v1.5 advance v0.5 (continued) the a3p400 "144-pin fbga" is new. 4-38 the a3p400 "256-pin fbga" was updated. 4-48 the a3p1000 "256-pin fbga" was updated. 4-54 the a3p400 "484-pin fbga" was updated. 4-58 the a3p1000 "484-pin fbga" was updated. 4-68 advance v0.2 the a3p250 "100-pin vq fp*" pin table was updated. 4-14 the a3p250 "208-pin pqfp*" pin table was updated. 4-23 the a3p1000 "208-pin pqfp*" pin table was updated. 4-29 the a3p250 "144-pin fbga*" pi n table was updated. 4-36 the a3p1000 "144-pin fbga*" pin table was updated. 4-32 the a3p250 "256-pin fbga*" pi n table was updated. 4-45 the a3p1000 "256-pin fbga*" pin table was updated. 4-54 the a3p1000 "484-pin fbga*" pin table was updated. 4-68 previous version changes in current version (v1.5) page
proasic3 packaging v1.5 3-83 datasheet categories categories in order to provide the latest information to desi gners, some datasheets are published before data has been fully characterized. datasheets are designated as "product brief," "advance," "preliminary," and "production." the definiti ons of these categories are as follows: product brief the product brief is a summarized version of a datasheet (advance or production) and contains general product information. this document give s an overview of specific device and family information. advance this version contains initial estimated information based on simulation, ot her products, devices, or speed grades. this information can be used as estimates, but not for production. this label only applies to the dc and switching characteristics chapte r of the datasheet and will only be used when the data has not been fully characterized. preliminary the datasheet contains information based on si mulation and/or initia l characterization. the information is believed to be co rrect, but changes are possible. unmarked (production) this version contains information that is considered to be final. export administration regulations (ear) the products described in this do cument are subject to the expo rt administration regulations (ear). they could require an ap proved export license prior to export from the united states. an export includes release of product or disclosure of technology to a foreign national inside or outside the united states. actel safety critical, life support, and high-reliability applications policy the actel products described in this advance status document may not have completed actel?s qualification process. actel may amend or enhance products during the product introduction and qualification process, resulting in changes in device functional ity or performance. it is the responsibility of each customer to ensure the fitn ess of any actel product (but especially a new product) for a particular purpose, including appr opriateness for safety-cri tical, life-s upport, and other high-reliability applicatio ns. consult actel?s terms and cond itions for specific liability exclusions relating to life-support applications. a reliabilit y report covering all of actel?s products is available on the actel website at http://www.actel.com/documents/ort_report.pdf . actel also offers a variety of enhanced qualification and lot acceptance screening procedures. contact your local actel sales office for addi tional reliability information.
51700097-005-9/10.09 actel corporation 2061 stierlin court mountain view, ca 94043-4655 usa phone 650.318.4200 fax 650.318.4600 actel europe ltd. river court,meadows business park station approach, blackwater camberley surrey gu17 9ab united kingdom phone +44 (0) 1276 609 300 fax +44 (0) 1276 607 540 actel japan exos ebisu buillding 4f 1-24-14 ebisu shibuya-ku tokyo 150 japan phone +81.03.3445.7671 fax +81.03.3445.7668 http://jp.actel.com actel hong kong room 2107, china resources building 26 harbour road wanchai, hong kong phone +852 2185 6460 fax +852 2185 6488 www.actel.com.cn actel is the leader in low-power fpgas and mixed-sign al fpgas and offers the most comprehensive portfolio of system and power ma nagement solutions. power matter s. learn more at www.actel.com. actel, igloo, actel fusion, proasic, libero, pigeon point and the associated logos are trademarks or registered trademarks of actel corporati on. all other trademarks and service marks are the property of their respective owners.


▲Up To Search▲   

 
Price & Availability of A3P060-1CSG121I

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X